# Contents

| 1 | 1 Setting up the eDVS                                 |                  |  |  |  |
|---|-------------------------------------------------------|------------------|--|--|--|
| 2 | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | 4<br>4<br>5<br>6 |  |  |  |
| 3 | Pictorial Representation of the Project               | 6                |  |  |  |
| 4 | Rearranging the eDVS packets                          | 7                |  |  |  |
| 5 | Simulation and implementation using Xilinx ISE        | 8                |  |  |  |
| 6 | Code Repository                                       | 12               |  |  |  |
| 7 | Conclusion                                            | 12               |  |  |  |
| 8 | References                                            | 12               |  |  |  |

## 1 Setting up the eDVS





Packets(events) can be brought out of the eDVS<sup>[1]</sup> using SPI or UART protocols. In this project we chose UART protocol. We have to first understand the format of the packets. We have to send a character 'E+' serially to the eDVS so that it can start streaming the events. According to inilabs<sup>[1]</sup> user guide for the eDVS and Pushbot there are 5 types of events. Any one of the 5 possible streaming options can be selected by sending the character '!Ex' serially to the eDVS. x varies from 0 to 4. Different formats for data streaming are as follows:

!E0 - 2 bytes per event, binary: 1yyyyyyy.pxxxxxxx (default) (p = polarity)

!E1 - 3..6 bytes per event; the above address format followed by 1..4 bytes delta- timestamp (7bits each)

!E2 - 4 bytes per event (as !E0 followed by 16bit absolute timestamp)

!E3 - 5 bytes per event (as !E0 followed by 24bit absolute timestamp)

!E4 - 6 bytes per event (as !E0 followed by 32bit absolute timestamp)

Connect eDVS to the computer using the USB to UART module given. The connection should look like that of in the picture below.





In windows open the device manager and see the port number of the newly connected device. In ubuntu run the command dmesg—grep -i tty to see the port name. Run the following code.

```
import time
import serial
from binascii import hexlify
ser = serial. Serial (
port='COM6',
baudrate=4000000,
parity=serial.PARITY_NONE,
stopbits=serial.STOPBITS_ONE,
bytesize=serial.EIGHTBITS
ser.isOpen()
ser.write('E+_\n')
ser.write('!E2_\n')
for i in range (0,10):
    data=ser.read()
    hex1=hexlify (data)
    num = (int(hex1, 16))
    num1= format (num, '08b')
    print num1
ser.close()
Here we are using the option !E2 for packets. The resulting packets should
look like 1yyyyyyy.pxxxxxxx.tttttttttttttt
Run the code and see the data streaming. Switch off everything and re run
the code. Now you will see that the first 4 bytes are as follows.
01000101
00101011
00100000
00001010
The next bytes should look like below:
11110111
00011011
00000001
01111110
11111111
00001111
```

00000001

10011011

10100001

01101000

00000100

00011011

11110111

00000001

00001101

After every 4 bytes the new byte starts with the bit 1. This ensures that the data is in accordance with the prescribed format for the option !E2. First 4 bytes in ascii denote E+. This ends the setup of the eDVS and understanding the "events" that are streamed out.

### 2 SpiNNaker Packets and the SpiNNaker Link

### 2.1 SpiNNaker Packets<sup>[2]</sup>:

Each processor node on SpiNNaker includes a communications controller which is responsible for generating and receiving packets to and from the communications network. There are 4 types of packets:

- multicast (MC) neural event packets routed by a key provided at the source;
- point-to-point (P2P) packets routed by destination address;
- nearest-neighbour (NN) packets routed by arrival port;
- fixed-route (FR) packets routed by the contents of a register.

Multicast packets are our interest. For more information on the other packets see the SpiNNaker datasheet $^{[3]}$ .

#### 2.2 Neural event multicast (MC) packets (type 0)

Neural event packets include a control byte and a 32-bit routing key inserted by the source. In addition they may include an optional 32-bit payload:

| 8 bits  | 32 bits     | 32 bits          |  |
|---------|-------------|------------------|--|
| control | routing key | optional payload |  |

The 8-bit control field includes packet type (bits[7:6] = 00 for multicast packets), emergency routing and time stamp information, a payload indicator, and error detection (parity) information:

| 7 | 6 | 5         | 4         | 3                      | 2     | 1       | 0      |
|---|---|-----------|-----------|------------------------|-------|---------|--------|
| 0 | 0 | emergency | emergency | time                   | time  | payload | parity |
|   |   | routing   | routing   | $\operatorname{stamp}$ | stamp |         |        |

Payload and Parity are our interest, other bits can be set to zero. For more information see SpiNNaker datasheet. If the 32 bit optional payload is used in the 72 bit packet then payload bit should be set to 1 in the control register otherwise it should be set to 0. Parity can be set by taking the XNOR of the whole packet. Other bits should be set to 0. In our application the 2 time stamp bytes can be assigned to the optional payload section. Finally, a 72 bit packet should look like below:

| 32 bits | 16 bits      | 1 bit | 15 bits | 7 bits  | 1 bit  |
|---------|--------------|-------|---------|---------|--------|
| payload | chip address | 1     | coords  | 0000000 | parity |

32 bits payload should have time stamp information. In this case it should look like:

00000000.00000000.Most significant 8 bits. Least significant 8 bits. The 16 bit chip address is the external node(FPGA) address. In this case it is 16'hfefe. For more information on this see AppNote 8 - Interfacing AER devices to SpiNNaker using an FPGA. The 15 bit coords can be formed as pyyyyyyyxxxxxxxxx, here p is polarity which is defined in the eDVS section.

#### 2.3 SpiNNaker Link<sup>[4]</sup>:

SpiNNaker Link is a 34 pin header found on the SpiNNaker PCB. SpiNNaker supports injection of packets using 3 different methods. Ethernet interface, SpiNNakerLink and SpiNNLink. SpiNNaker link is of our interest.

For more information on other two methods see Lab manual SpiNNaker interfacing external devices<sup>[5]</sup> and AppNote 7 - SpiNNaker Links.<sup>[4]</sup> SpiNNaker link follows a 2-of-7 protocol.<sup>[4]</sup> Verilog module for SpiNNaker Link section is posted on github<sup>[6]</sup> by University of Manchester. The goal of this project is to re-design packets that are obtained from eDVS so that they can be injected into SpiNNaker. Without going into much details the verilog module can be treated as a blackbox.

### 3 Pictorial Representation of the Project



Figure 3: Data flow diagram

Text on the arrows shows the protocol between the devices.

#### 4 Rearranging the eDVS packets

We have seen above that the eDVS and SpiNNaker work on different protocols. This section briefs about converting the eDVS packets into SpiNNaker packets. Since we are using the UART functionality of the eDVS to receive events, the goal of this project is is to write a driver for UART. We

chose 4M baudrate on the eDVS as suggested by inilabs. The sub sampling on the UART code was chosen so that the FPGA samples almost at the middle of the every new bit arriving. As discussed earlier we chose !E2 format for the packets, so a 32 bit register was used to store the incoming events(32 bits each). Then the 32 bits were rearranged into 72 bit SpiN-Naker packets as discussed above. Handshaking is implemented on both the sides i.e eDVS and SpiNNaker. These 72 bit SpiNNaker packets were dumped into a circular buffer. Every time the buffer crosses a pre-set watermark or if it is full the CTS pin on the UART<sup>[7]</sup> is pulled low so that the eDVS stops sending the events. If buffer is empty RDY signal to the spinnaker\_link verilog module is pulled low so that the SpiNNaker stops reading the packets from the buffer. The mapping should look like this.



# 5 Simulation and implementation using Xilinx ISE

Firstly, UART interface for eDVS camera was implemented on a FPGA. Available modules from SpiNNakerManchester/spio were used for implementation. Necessary changes were made to the code to suit our require-

ments. The basic UART module was implemented on Zynq board from Xilinx. Data which was received from the eDVS looks like below. Xilinx's Chipscope was used to observe the data. Initial few bytes can be seen in the picture. EDVS-4337... these are the first few bytes that the eDVS sends out before starting to stream out the actual event data. Initially a 8 bit accumulator register was used to accumulate the incoming serial data. Once this was achieved accumulator register's width width was increased to 32 bits so that a full event can be captured. Once a full event is captured a valid signal and a 72 bit SpiNNAker packet were generated and placed into a circular buffer. This process continues for every clock cycle. A buffer is used here because SpiNNaker and the eDVS operate on different frequencies.

Figure 4: UART data from the eDVS



A screenshot of the simulation using a testbench is shown at the end of this section.

The timing diagram captures the whole protocol conversion procedure going on in the FPGA. Some of the important signals are:

- SPIKE[71:0];
- fifo\_occupancy\_i[3:0];
- Data\_OUT\_temp[31 : 0];

SPIKE[71:0] is used to represent the SpiNNaker packet, fifo\_occupancy\_i[3:0] is used to represent the buffer occupancy, Data\_OUT\_temp[31:0] is used to represent the accumulated 32 bit event data from the eDVS. Some important signals within the verilog module for fifo[First in First Out] buffer.

- IN\_RDY\_OUT  $\rightarrow$  Low if the buffer is full;
- IN\_VLD\_IN → To tell if incoming data from the camera is valid or not;
- OUT\_RDY\_IN → Ready from spinn\_link module;
- OUT\_VLD\_OUT →Low if buffer is empty, spinn\_link shouldn't read from the buffer;
- IN\_DATA\_IN  $\rightarrow$  Store the SPIKE in the buffer.

The watermark level for fifo buffer was set at 8. We can see in the attached screenshot that the CTS signal was pulled to 0 as soon as the fifo occupancy is 8.

Figure 5: Simulation result for SpiNNaker packets



#### 6 Code Repository

All the code developed for this project is at the GitHub repository.<sup>[8]</sup> Modules used for this project are in the SpiNNaker Manchester spio repository.<sup>[6]</sup>

#### 7 Conclusion

Connection between the eDVS and FPGA was successfully established and events from the eDVS were converted to SpiNNaker packets. SpiNNaker\_Link verilog module was successfully integrated with the code but was not tested. This concludes the verilog section of this project. The next step is to test the SpiNNaker\_Link connectivity between FPGA and SpiNNaker. This requires configuring the SpiNNaker board using Python programming language.

#### 8 References

- [1] http://inilabs.com/support/hardware/edvs/
- [2] Network Traffic Exploration on a Many-Core Computing Platform
- $[3] \ https://spinnakermanchester.github.io/docs/SpiNN2DataShtV202.pdf$
- [4] https://spinnakermanchester.github.io/docs/spinn-app-7.pdf
- [5] https://spinnakermanchester.github.io/docs/spinn-app-8.pdf
- $[6]\ https://github.com/SpiNNakerManchester/spio/tree/master/modules/uarter/spio/tree/master/modules/uarter/spio/tree/master/modules/uarter/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/spio/tree/master/$
- [7] https://en.wikipedia.org/wiki/Universalasynchronousreceiver/transmitter
- $[8] \ https://github.com/ruthvik92/eDVSspiNNaker/$