# C335 Computer Structures

## **MIPS Instructions (Part #3)**

Dr. Liqiang Zhang

Department of Computer and Information Sciences

Adapted from Morgan Kaufmann and others

# **Review and More: Dealing with Constants**



 Small constants are used quite frequently (50% of operands in many common programs)

e.g., 
$$A = A + 5$$
;  $B = B + 1$ ;  $C = C - 18$ ;

- Solutions? Why not?
  - Put "typical constants" in memory and load them
  - Create hard-wired registers (like \$zero) for constants like 1, 2, 4, 10, ...
- How do we make this work?
  - □ How do we Make the common case fast!

#### **Review and More: Immediate Operands**

- Include constants inside arithmetic instructions
  - Much faster than if they have to be loaded from memory (they come in from memory with the instruction itself)

MIPS immediate instructions

addi 
$$$s3$$
,  $$s3$ ,  $4$   $$s3$  =  $$s3$  +  $4$ 

□ There is no subi instruction, why?

# MIPS Instructions, so far

| Category   | Instr            | Example              | Meaning                |
|------------|------------------|----------------------|------------------------|
| Arithmetic | add              | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3     |
|            | subtract         | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3     |
|            | add<br>immediate | addi \$s1, \$s2, 4   | \$s1 = \$s2 + 4        |
| Data       | load word        | lw \$s1, 32(\$s2)    | \$s1 = Memory(\$s2+32) |
| transfer   | store word       | sw \$s1, 32(\$s2)    | Memory(\$s2+32) = \$s1 |

#### **Review: MIPS Organization**

- □ Arithmetic instructions to/from the register file
- Load/store instructions to/from memory



C335 Computer Structures Liqiang Zhang Indiana University South Bend

# **Review: Unsigned Binary Representation**

qiang Zhang

| Hex                                 | Binary | Decimal             |
|-------------------------------------|--------|---------------------|
| 0x00000000                          | 00000  | 0                   |
| 0x00000001                          | 00001  | 1                   |
| 0x00000002                          | 00010  | 2                   |
| 0x00000003                          | 00011  | 3                   |
| 0x00000004                          | 00100  | 4                   |
| 0x00000005                          | 00101  | 5                   |
| 0x00000006                          | 00110  | 6                   |
| 0x00000007                          | 00111  | 7                   |
| 0x00000008                          | 01000  | 8                   |
| 0x00000009                          | 01001  | 9                   |
|                                     |        |                     |
| 0xFFFFFFC                           | 11100  | 2 <sup>32</sup> - 4 |
| 0xFFFFFFD                           | 11101  | 2 <sup>32</sup> - 3 |
| 0xFFFFFFE                           | 11110  | 2 <sup>32</sup> - 2 |
| 0xFFFFFFFF C335 Computer Structures | 11111  | 2 <sup>32</sup> - 1 |

|   | <b>2</b> <sup>31</sup> | <b>2</b> <sup>30</sup> | 2 <sup>29</sup> | <br><b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | <b>2</b> <sup>0</sup> | bit weight   |
|---|------------------------|------------------------|-----------------|---------------------------|-----------------------|----|-----------------------|--------------|
|   | 31                     | 30                     | 29              | <br>3                     | 2                     | 1  | 0                     | bit position |
|   | 1                      | 1                      | 1               | <br>1                     | 1                     | 1  | 1                     | bit          |
|   |                        |                        |                 |                           |                       |    |                       |              |
| 1 | 0                      | 0                      | 0               | <br>0                     | 0                     | 0  | 0                     | - 1          |
|   |                        |                        |                 |                           |                       |    |                       |              |
|   |                        |                        |                 |                           |                       |    |                       |              |

2<sup>32</sup> - 1

# **Review: Signed Binary Representation**



$$-2^3 =$$
  
 $-(2^3 - 1) =$ 

complement all the bits

0101

1011

and add a 1 and add a 1

0110

1010

complement all the bits

| 2'sc binary | decimal |  |  |
|-------------|---------|--|--|
| 1000        | -8      |  |  |
| 1001        | -7      |  |  |
|             | -6      |  |  |
| 1011        | -5      |  |  |
| 1100        | -4      |  |  |
| 1101        | -3      |  |  |
| 1110        | -2      |  |  |
| 1111        | -1      |  |  |
| 0000        | 0       |  |  |
| 0001        | 1       |  |  |
| 0010        | 2       |  |  |
| 0011        | 3       |  |  |
| 0100        | 4       |  |  |
| 0101        | 5       |  |  |
| 0110        | 6       |  |  |
| 0111        | 7       |  |  |

# **Machine Language - Arithmetic Instruction**



 Instructions, like registers and words of data, are also 32 bits long

• Example: add \$t0, \$s1, \$s2 registers have numbers \$t0=\$8,\$s1=\$17,\$s2=\$18

Instruction Format:



Can you guess what the field names stand for?

#### **MIPS Instruction Fields**



| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- op opcode indicating operation to be performed
- address of the first register source operand
- rt address of the second register source operand
- □ rd the register destination address
- shift amount (for shift instructions)
- □ funct function code that selects the specific variant of the operation specified in the opcode field

#### **Machine Language - Load Instruction**

- Consider the load-word and store-word instr's
  - What would the regularity principle have us do?
    - But . . . Good design demands compromise
- Introduce a new type of instruction format
  - I-type for data transfer instructions (previous format was R-type for register)



Where's the compromise?

#### **Memory Address Location**



■ Example: lw \$t0, 24(\$s2)



data

address (hex)

#### **Machine Language - Store Instruction**



- A 16-bit offset means access is limited to memory locations within a range of +2<sup>13</sup>-1 to -2<sup>13</sup> (~8,192) words (+2<sup>15</sup>-1 to -2<sup>15</sup> (~32,768) bytes) of the address in the base register \$s2
  - 2's complement

# Machine Language – Immediate Instructions



□ What instruction format is used for the addi?



- □ The constant is kept inside the instruction itself!
  - So must use the I format Immediate format
  - Limits immediate values to the range +2<sup>15</sup>–1 to -2<sup>15</sup>

#### **Instruction Format Encoding**



- Can reduce the complexity with multiple formats by keeping them as similar as possible
  - First three fields are the same in R-type and I-type
- Each format has a distinct set of values in the op field

| Instr | Frmt | ор                | rs  | rt  | rd  | shamt | funct             | address  |
|-------|------|-------------------|-----|-----|-----|-------|-------------------|----------|
| add   | R    | 0                 | reg | reg | reg | 0     | 32 <sub>ten</sub> | NA       |
| sub   | R    | 0                 | reg | reg | reg | 0     | 34 <sub>ten</sub> | NA       |
| addi  | I    | 8 <sub>ten</sub>  | reg | reg | NA  | NA    | NA                | constant |
| lw    | 1    | 35 <sub>ten</sub> | reg | reg | NA  | NA    | NA                | address  |
| SW    | I    | 43 <sub>ten</sub> | reg | reg | NA  | NA    | NA                | address  |

#### **Assembling Code**

 Remember the assembler code we compiled last lecture for the C statement

$$A[8] = A[2] - b$$

lw \$t0, 8(\$s3) #load A[2] into \$t0

sub \$t0, \$t0, \$s2 #subtract b from A[2]

sw \$t0, 32(\$s3) #store result in A[8]

 Assemble the MIPS object code for these three instructions (decimal is fine)

| lw  |  |  |  |
|-----|--|--|--|
|     |  |  |  |
| sub |  |  |  |
|     |  |  |  |
| SW  |  |  |  |

#### **Assembling Code**

Remember the assembler code we compiled for the C statement

$$A[8] = A[2] - b$$

lw \$t0, 8(\$s3) #load A[2] into \$t0

sub \$t0, \$t0, \$s2 #subtract b from A[2]

sw \$t0, 32(\$s3) #store result in A[8]

 Assemble the MIPS object code for these three instructions (decimal is fine)

| lw  | 35 | 19 | 8  | 8 |    |    |
|-----|----|----|----|---|----|----|
|     |    |    |    |   |    |    |
| sub | 0  | 8  | 18 | 8 | 0  | 34 |
|     |    |    |    |   |    |    |
| SW  | 43 | 19 | 8  |   | 32 |    |

# Review: MIPS Instructions, so far

| Category               | Instr            | Op<br>Code | Example              | Meaning                 |
|------------------------|------------------|------------|----------------------|-------------------------|
| Arithmetic (R format)  | add              | 0 &<br>32  | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3      |
| ,                      | subtract         | 0 &<br>34  | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3      |
| Arithmetic (I format)  | add<br>immediate | 8          | addi \$s1, \$s2, 4   | \$s1 = \$s2 + 4         |
| Data                   | load word        | 35         | lw \$s1, 100(\$s2)   | \$s1 = Memory(\$s2+100) |
| transfer<br>(I format) | store word       | 43         | sw \$s1, 100(\$s2)   | Memory(\$s2+100) = \$s1 |

#### Two Key Principles of Machine Design



- Instructions are represented as numbers
- 2. Programs are stored in memory to be read or written, just like numbers
- Stored-program concept
  - Programs can be shipped as files of binary numbers
  - Computers can inherit ready-made software provided they are compatible with an existing ISA – leads industry to align around a small number of ISAs

#### **Memory**

Accounting prg (machine code)

C compiler (machine code)

Payroll data

Source code in C for Acct prg

#### **Review: MIPS R3000 ISA**

- Instruction Categories
  - Load/Store
  - Computational
  - Jump and Branch
  - Floating Point
    - coprocessor
  - Memory Management
  - Special



□ 3 Instruction Formats: all 32 bits wide

|   | 6 bits | 5 bits | 5 bits              | 5 bits | 5 bits | 6 bits |          |  |
|---|--------|--------|---------------------|--------|--------|--------|----------|--|
|   | OP     | rs     | rt                  | rd     | shamt  | funct  | R format |  |
|   | OP     | rs     | rs rt 16 bit number |        |        |        |          |  |
| Γ | OP     |        | ]                   |        |        |        |          |  |