# C335 Computer Structures

# Designing A MIPS Single Cycle Datapath (I)

Dr. Liqiang Zhang

Department of Computer and Information Sciences

Adapted from Morgan Kaufmann and others

## **The Processor: Datapath & Control**

- We're ready to look at an implementation of the MIPS
- Simplified to contain only:
  - memory-reference instructions: lw, sw
  - arithmetic-logical instructions: add, sub, and, or, xor, nor, slt
  - arithmetic-logical immediate instructions: addi, andi, ori, xori, slti
  - control flow instructions: beq, bne, j, (jr, jal)
- Generic implementation:
  - use the program counter (PC) to supply the instruction address and fetch the instruction from memory (and update the PC)
  - decode the instruction (and read registers)
  - execute the instruction
    - actually include stage 3, 4, and 5 discussed in our previous lecture



## **Generic Steps of Datapath**





#### **Abstract Implementation View**



- Two types of functional units:
  - elements that operate on data values (combinational)
  - elements that contain state (sequential)



- Single cycle operation
- Split memory (Harvard) model one memory for instructions and one for data

#### **Combinational Logic Elements (Building Blocks)**



# Combinational Logic vs. Sequential Logic



#### Combinational logic:

- the output of the logic device is dependent only on the present inputs to the device.
- Examples: adder, multiplex, decoder, ALU (without considering the registers)

#### Sequential logic

- the output of the logic device is dependent not only on the present inputs to the device, but also on past inputs;
- i.e., the output of a sequential logic device depends on its present internal state and present inputs.
- It has some kind of memory of at least part of its "history"
- It contains state element(s)
- Examples: latches, flip flops, registers, memory, counters...

#### **Latches and Flip Flops – The Simplest State Elements**



The Timing Diagram of D Latch and D Flip Flop

## **Exercise**

## Complete the timing diagram



## Latches vs Flipflops

- Output is equal to the stored value inside the element
- Change of state (value) is based on the clock
  - Latches: output changes whenever the inputs change and the clock is asserted (level sensitive methodology)
  - Flip-flops: output changes only on a clock edge (edgetriggered methodology)
- □ There are other type of flip flops: RS, JK, T. However, D type is the only type that we need in this class.

#### **Clocking Methodologies**





clock rate = 1/(clock cycle)
e.g., 10 nsec clock cycle = 100 MHz clock rate
1 nsec clock cycle = 1 GHz clock rate

- Clocking methodology defines when signals (data) can be read and when they can be written
  - For edge-triggered clocking, when used for data writing, the clock edge acts a sampling signal causing the value of the data input to a state element to be sampled and stored in the state element.
- State element design choices
  - level sensitive latch
  - edge-triggered flipflops

# **State Element: Register (Building Block)**



- Similar to D Flip Flop except
  - N-bit input and output
  - Write Enable input
- RegWrite:
  - negated (or deasserted) (0):
     Data Out will not change
  - asserted (1):
     Data Out will become Data In on positive edge of clock



## **State Element: Register File**

- □ Register File consists of 32 registers:
  - Two 32-bit output busses: busA and busB
  - One 32-bit input bus: busW
- □ Register is selected by:
  - RA (number) selects the register to put on busA (data)
  - RB (number) selects the register to put on busB (data)
  - RW (number) selects the register to be written via busW (data) when RegWrite is 1
- Clock input (clk)
  - The clk input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
    - RA or RB valid ⇒ busA or busB valid after "access time."



## Register File – Read Ports Implementation



## **Register File – Write Port Implementation**







## **State Element: Idealized Memory**



- Memory (idealized)
  - One input bus: Data In
  - One output bus: Data Out



- Memory word is selected by:
  - MemRead =1: address selects the word to put on Data Out
  - MemWrite = 1: address selects the memory word to be written via the Data In bus
- Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
    - Address valid & MemRead (asserted) ⇒ Data Out valid after "access time."

## **Our Implementation**



- An edge-triggered methodology
- Typical execution
  - read contents of some state elements
  - send values through some combinational logic
  - write results to one or more state elements



- Assumes state elements are written on every clock cycle; if not, need explicit write control signal
  - write occurs only when both the write control is asserted and the clock edge occurs

#### **Fetching Instructions**



#### Fetching instructions involves

reading the instruction from the Instruction Memory

updating the PC value to be the address of the next

(sequential) instruction





- PC is updated every clock cycle, so it does not need an explicit write control signal
- Instruction Memory is read every clock cycle, so it doesn't need an explicit read control signal

## **Decoding Instructions**



- Decoding instructions involves
  - sending the fetched instruction's opcode and function field bits to the control unit



- reading two values from the Register File
  - Register File addresses are contained in the instruction

#### Reading Registers "Just in Case"



- Note that both RegFile read ports are active for all instructions during the Decode cycle using the rs and rt instruction field addresses
  - Since haven't decoded the instruction yet, don't know what the instruction is!
  - Just in case the instruction uses values from the RegFile do "work ahead" by reading the two source operands

Which instructions do make use of the RegFile values?

Also, all instructions (except Jump instructions) use the ALU after reading the registers

Why? memory-reference? arithmetic? control flow?

#### **Executing R Format Operations**

R format operations (add, sub, slt, and, or)



- perform operation (op and funct) on values in rs and rt
- store the result back into the Register File (into location rd)



 Note that Register File is not written every cycle (e.g. sw), so we need an explicit write control signal for the Register File

C335 Computer Structures Liqiang Zhang Indiana University South Bend

#### Consider the slt Instruction

Remember the R format instruction slt

Where does the 1 (or 0) come from to store into \$t0 in the Register
 File at the end of the execute cycle?



## **Executing Load and Store Operations**



Load and store operations have to



- compute a memory address by adding the base register (in rs) to the 16-bit signed offset field in the instruction
  - base register was read from the Register File during decode
  - offset value in the low order 16 bits of the instruction must be sign extended to create a 32-bit signed value
- store value, read from the Register File during decode, must be written to the Data Memory
- load value, read from the Data Memory, must be stored in the Register File

# Executing Load and Store Operations, (con't)





#### **Executing Branch Operations**



Branch operations have to



- compare the operands read from the Register File during decode (rs and rt values) for equality (zero ALU output)
- compute the branch target address by adding the updated PC to the sign extended16-bit signed offset field in the instruction
  - "base register" is the updated PC
  - offset value in the low order 16 bits of the instruction must be sign extended to create a 32-bit signed value and then shifted left 2 bits to turn it into a word address

## **Executing Branch Operations (con't)**





#### **Executing Jump Operations**



Jump operations have to



 replace the lower 28 bits of the PC with the lower 26 bits of the fetched instruction shifted left by 2 bits



## Creating a Single Datapath from the Parts



- Assemble the datapath elements, add control lines as needed, and design the control path
- Fetch, decode and execute each instructions in one clock cycle – single cycle design
  - no datapath resource can be used more than once per instruction, so some must be duplicated (e.g., why we have a separate Instruction Memory and Data Memory)
  - to share datapath elements between two different instruction classes will need multiplexors at the input of the shared elements with control lines to do the selection
- Cycle time is determined by length of the longest path

# Fetch, R, and Memory Access Portions





#### **Multiplexor Insertion**



#### **Adding the Branch Portion**





## **Our Simple Control Structure**



- We wait for everything to settle down
  - ALU might not produce "right answer" right away
  - Memory and RegFile reads are combinational (as are ALU, adders, muxes, shifter, signextender)
  - Use write signals along with the clock edge to determine when to write to the sequential elements (to the PC, to the Register File and to the Data Memory)
- The clock cycle time is determined by the logic delay through the longest path

We are ignoring some details like register setup and hold times

#### Register-Register Timing: One complete cycle

