# 02132 ASSIGNMENT 2 REPORT

# HARDWARE IMPLEMENTATION IN CHISEL OF A SMALL CPU RUNNING THE IMAGE EROSION

Group: 22

Mikkel Arn Andersen **s224187**Niclas Juul Schæffer **s224744**Rasmus Kronborg Finnemann Wiuff **s163977**github.com/rwiuff/02132Assignment2

November 5<sup>th</sup>

## 1 WORK DISTRIBUTION

Table 1 shows the work distribution in the group for this project.

Table 1: Work distribution on the project

| Name                                                        | Implementation tasks | Report tasks |
|-------------------------------------------------------------|----------------------|--------------|
| Mikkel Arn Andersen<br>Niclas Juul Schæffer<br>Rasmus Wiuff |                      |              |

### 2 DESIGN

Explain here what the design process was. List and describe your ISA and how the instructions are encoded. List and describe your compiled program (put a reference to attached file if the compiled program is too long to fit here). Show and describe the block diagram of your CPU. Motivate the design decision you made.

#### 2.1. ISA

The ISA instructions are inspired from Appendix A in the assignment describtion. It is listed in Table 2.



Table 2: Instruction-set architecture used in the assignment

| Instruction                                                              | Syntax                                                       | Meaning                     |  |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------|--|--|
| Arithmetic instructions                                                  |                                                              |                             |  |  |
| Addition Subtraction Immediate addition Immediate subtraction            |                                                              | Rx = Ry - Rz<br>Rx = Ry + z |  |  |
| Multiplication                                                           | MUL Rx, Ry, Rz;                                              | $Rx = Ry \cdot Rz$          |  |  |
| Logic instructions                                                       |                                                              |                             |  |  |
| Bitwise OR<br>Bitwise AND<br>Bitwise NOT                                 | OR Rx, Ry, Rz;<br>AND Rx, Ry, Rz;<br>NOT Rx, Ry;             | Rx = Ry & Rz                |  |  |
|                                                                          | Memory instructions                                          |                             |  |  |
| Load immediate<br>Load data<br>Store data                                | LI Rx, y;<br>LD Rx, Ry;<br>SD Rx, Ry;                        | memory(Ry) = Rx             |  |  |
|                                                                          | Control and flow inst                                        | ructions                    |  |  |
| Jump Jump if equal Jump if less than Jump if greater than Do nothing END | JMP x JEQ Rx, Ry, z; JLT Rx, Ry, z; JGT Rx, Ry, z; NOP; END; | if(Rx < Ry) GOT INST z      |  |  |

### 2.2. Instruction encoding

To design the instructions, first the bitsizes are considered. Some are given in the assignment. If there are 16 registers, these can be reached with  $\log_2 16 = 4$  bits. The sizes are listed in Table 3.

Table 3: Bitsizes used in the instructions and hardware

| Instruction size | 32 bits |
|------------------|---------|
| Operand size     | 32 bits |
| Address size     | 16 bits |
| ALU operand      | 32 bits |
| Register address | 4 bits  |
|                  |         |

The instructions have 3 types: Register type, immediate type and jump type. They are laid out as shown in Fig. 1.



Figure 1: Instruction layouts.

(a) Register type instruction. R1 and 2 are operands, Rd is the destination register.

| OPCODE (5 bits)<br>27···31 |
|----------------------------|
|----------------------------|

(b) Immediate type instruction. R1 is an operand. Rd is the destination register. Value is the other operand.

| OPCODE (5 bits) | R1 (5 bits) | Rd (5 bits) | Value (16 bits) |  |
|-----------------|-------------|-------------|-----------------|--|
| 27···31         | 22···26     | 17···21     | 1···16          |  |

(c) Jump type instruction. R1 and R2 are operands. Target is the target address.

| OPCODE (5 bits)<br>27···31 | R1 (5 bits)<br>22···26 | R2 (5 bits)<br>17···21 | Target (16 bits) 1···16 |  |
|----------------------------|------------------------|------------------------|-------------------------|--|
|----------------------------|------------------------|------------------------|-------------------------|--|

#### 2.3. COMPILED PROGRAM

### 3 IMPLEMENTATION

Briefly discuss the implementation in Chisel of your design. You can include some code snippets if these are relevant to explain certain aspects of the implementation. In other words, try to answer the question "What does a reader need to know about your Chisel implementation?"

### 4 Test and analysis

Report here the results from the test you have carried out. Present the test you have developed (if any). Remember to discuss the results and the test you have carried out, do not just present them, but explain and argue their meaning. Address the design evaluation questions listed in Task 11 in the Assignment 2 document.

### REFERENCES

[1] Arduino, José Bagur, Taddy Chung Arduino Memory Guide (19/09/2023) https://docs.arduino.cc/learn/programming/memory-guide