## 02132 Assignment 2 Report

# HARDWARE IMPLEMENTATION IN CHISEL OF A SMALL CPU RUNNING THE IMAGE EROSION

Group: 22

Mikkel Arn Andersen **s224187**Niclas Juul Schæffer **s224744**Rasmus Kronborg Finnemann Wiuff **s163977**github.com/rwiuff/02132Assignment2

November 5<sup>th</sup>

### 1 WORK DISTRIBUTION

Table 1 shows the work distribution in the group for this project.

Table 1: Work distribution on the project

| Name                                        | Development tasks | Report tasks |
|---------------------------------------------|-------------------|--------------|
| Mikkel Arn Andersen<br>Niclas Juul Schæffer |                   |              |
| Rasmus Wiuff                                | ISA               | Section 2.1  |

### 2 DESIGN

#### 2.1. ISA AND ENCODING

The ISA instructions are inspired from Appendix A in the assignment description. It is listed in Table 2.

Table 2: Instruction-set architecture used in the assignment

| Instruction                                                                  | Syntax                                | Meaning                                                                                                     |  |
|------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| Arithmetic instructions                                                      |                                       |                                                                                                             |  |
| Addition Subtraction Immediate addition Immediate subtraction Multiplication |                                       | Rx = Ry - Rz<br>Rx = Ry + z<br>Rx = Ry - z<br>$Rx = Ry \cdot Rz$                                            |  |
| Bitwise OR                                                                   | OR Rx, Ry, Rz;                        | Rx = Ry   Rz                                                                                                |  |
| Bitwise AND Bitwise NOT                                                      | AND Rx, Ry, Rz;<br>NOT Rx, Ry;        |                                                                                                             |  |
|                                                                              | Memory instruct                       | ions                                                                                                        |  |
| Load immediate<br>Load data<br>Store data                                    | LI Rx, y;<br>LD Rx, Ry;<br>SD Rx, Ry; |                                                                                                             |  |
| Control and flow instructions                                                |                                       |                                                                                                             |  |
| Jump Jump if equal Jump if less than Jump if greater than Do nothing END     |                                       | GOTO INST x if(Rx == Ry) GOTO INST z if(Rx < Ry) GOTO INST z if(Rx > Ry) GOTO INST z No operation Terminate |  |



To design the instructions, first the bit sizes are considered. Some are given in the assignment. If there are 16 registers, these can be reached with  $log_2$  16 = 4 bits. Values for the logic and arithmetic operations are 16 bit as well as addresses in the memory. The opcodes fit within 5 bits.

The instructions have 3 types: Register type, immediate type and jump type. They are laid out as shown in Fig. 1.

Figure 1: Instruction layouts.

(a) Register type instruction. R1 and 2 are operands, Rd is the destination register.

| (5 bits) Rd (5 bits) R1 (5 bits) R2 (5 bits) R2 (5 bits) R2 (15 bits) R2 (15 bits) R2 (15 bits) R2 (15 bits) R3 (15 bits) R3 (15 bits) R4 (15 bits) R5 (15 bits) |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|

(b) Immediate type instruction. R1 is an operand. Rd is the destination register. Value is the other operand.

| OPCODE (5 bits) | Rd (5 bits) | R1 (5 bits) | Value (16 bits) |  |
|-----------------|-------------|-------------|-----------------|--|
| 27···31         | 22···26     | 17···21     | 1…16            |  |

(c) Jump type instruction. R1 and R2 are operands. Target is the target address.

| OPCODE (5 bits) | R1 (5 bits) | R2 (5 bits) | Target (16 bits) |  |
|-----------------|-------------|-------------|------------------|--|
| 27···31         | 22···26     | 17···21     | 1···16           |  |

2.1.1. Opcodes As seen in Fig. 1 there are 5 bits allocated to opcodes. Table 2 accounts for eight register type operations, four jump types, three immediate types and two runtime operations. The encoding scheme uses significant bits to determine the type of operation. The first bit tells if the instruction is runtime or not. Second bit tells if the instruction is of register type or jump/immediate type. For the latter the third bit determines if the instruction is of jump or immediate type. The scheme is laid out in Table 3. Using bits to determine the instruction type, designing the chip decoding becomes easier.

Table 3: OPCODE instruction bits.

| Instruction type | OPCODE bits | Instruction |
|------------------|-------------|-------------|
|                  | 00000       | ADD         |
|                  | 00001       | SUB         |
|                  | 00010       | MUL         |
| Dogistor         | 00011       | OR          |
| Register         | 00100       | AND         |
|                  | 00101       | NOT         |
|                  | 00110       | LD          |
|                  | 00111       | SD          |
|                  | 01000       | JMP         |
| Iumn             | 01001       | JEQ         |
| Jump             | 01010       | JLT         |
|                  | 01011       | JGT         |
|                  | 01100       | ADDI        |
| Immediate        | 01101       | SUBI        |
|                  | 01110       | LI          |
| Runtime          | 10000       | NOP         |
| Kullulle         | 11111       | END         |

2.2. COMPILED PROGRAM

2.3. CPU BLOCK





### 3 IMPLEMENTATION

Briefly discuss the implementation in Chisel of your design. You can include some code snippets if these are relevant to explain certain aspects of the implementation. In other words, try to answer the question "What does a reader need to know about your Chisel implementation?"

### 4 TEST AND ANALYSIS

Report here the results from the test you have carried out. Present the test you have developed (if any). Remember to discuss the results and the test you have carried out, do not just present them, but explain and argue their meaning. Address the design evaluation questions listed in Task 11 in the Assignment 2 document.

#### REFERENCES

[1] Arduino, José Bagur, Taddy Chung *Arduino Memory Guide* (19/09/2023) https://docs.arduino.cc/learn/programming/memory-guide