## 02132 ASSIGNMENT 2 REPORT

# HARDWARE IMPLEMENTATION IN CHISEL OF A SMALL CPU RUNNING THE IMAGE EROSION

Group: 22

Mikkel Arn Andersen **s224187**Niclas Juul Schæffer **s224744**Rasmus Kronborg Finnemann Wiuff **s163977**github.com/rwiuff/02132Assignment2

November 5<sup>th</sup>

### 1 WORK DISTRIBUTION

Table 1 shows the work distribution in the group for this project.

Table 1: Work distribution on the project

| Name                                        | Development tasks | Report tasks |
|---------------------------------------------|-------------------|--------------|
| Mikkel Arn Andersen<br>Niclas Juul Schæffer | TOA               | 0 1 01       |
| Rasmus Wiuff                                | ISA               | Section 2.1  |

### 2 DESIGN

#### 2.1. ISA AND ENCODING

The ISA instructions are inspired from Appendix A in the assignment description. It is listed in Table 2.

Table 2: Instruction-set architecture used in the assignment

| Instruction                                                                                      | Syntax                                  | Meaning                                                     |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| Arithmetic instructions                                                                          |                                         |                                                             |  |  |  |  |  |
| Addition Subtraction Immediate addition Immediate subtraction Immediate multiplication Increment | SUBI Rx, Ry, z;<br>MULT Rx, Ry, z;      | Rx = Ry - Rz<br>Rx = Ry + z<br>Rx = Ry - z                  |  |  |  |  |  |
| Logic instructions                                                                               |                                         |                                                             |  |  |  |  |  |
| Bitwise OR                                                                                       | OR Rx, Ry, Rz;                          | Rx = Ry   Rz                                                |  |  |  |  |  |
| Memory instructions                                                                              |                                         |                                                             |  |  |  |  |  |
| Load immediate<br>Load data<br>Store data                                                        |                                         | <pre>Rx = y Rx = memory(Ry) memory(Ry) = Rx</pre>           |  |  |  |  |  |
| Control and flow instructions                                                                    |                                         |                                                             |  |  |  |  |  |
| Jump<br>Jump if equal<br>Do nothing<br>END                                                       | JMP x<br>JEQ Rx, Ry, z;<br>NOP;<br>END; | GOTO INST x if(Rx == Ry) GOTO INST z No operation Terminate |  |  |  |  |  |



To design the instructions, first the bit sizes are considered. Some are given in the assignment. If there are 16 registers, these can be reached with  $\log_2 16 = 4$  bits. Values for the logic and arithmetic operations are 16 bit as well as addresses in the memory. The opcodes fit within 4 bits. The instruction layout is laid out in Fig. 1.

Figure 1: Instruction layout. R1 and 2 are operands, Rd is the destination register. Remaining bits are used for either memory address or immediate value.

| OPCODE (4 bits) 31···28 | Rd (4 bits) | R1 (4 bits) | R2 (4 bits) | Value/address (16 bit) |
|-------------------------|-------------|-------------|-------------|------------------------|
|                         | 27…24       | 23···20     | 19···16     | 15⋯0                   |
| 3128                    | 2724        | 2320        | 1916        | 150                    |

**2.1.1. Opcodes** As seen in Fig. 1 there are 4 bits allocated to opcodes. Table 2 accounts for seven register type operations, four jump types, three immediate types and two runtime operations.

Table 3: OPCODE instruction bits.

| OPCODE bits | Instruction |
|-------------|-------------|
| 0001        | ADD         |
| 0010        | SUB         |
| 0011        | ADDI        |
| 0100        | SUBI        |
| 0101        | MULT        |
| 0110        | INC         |
| 0111        | OR          |
| 1000        | LOADI       |
| 1001        | LOAD        |
| 1010        | STORE       |
| 1011        | JMP         |
| 1100        | JEQ         |
| 0000        | NOP         |
| 1111        | END         |
|             |             |

2.2. COMPILE AND ENCODE



Listing 1: The program compiled to assembly

```
# Initial values
                                                  LOAD R8, R7;
                                                                     # Save pixel in R8
                                                  MULT R6, R1, 20; # y * 20
   LOADI RO, 0; # x counter
1
   LOADI R1, 0;
                    # y counter
                                                  ADD R7, R6, R13; \# (x + 1) + y * 20
                                               32
                   # Pixel limit
   LOADI R2, 19;
                                                  LOAD R9, R7;
                                                                     # Save pixel in R9
                    # Zero value
# 255 value
   LOADI R3, 0;
                                                  OR R10, R8, R9;
                                                                     # OR R8 and R9, save to R10
                                                  MULT R6, R14, 20; # (y - 1) * 20
   LOADI R4, 255;
                                               35
           # For loop conditions
                                                                     # x + (y - 1) * 20
                                               36
                                                   ADD R7, R6, R0;
   JEQ RO, R2, 58 # Check x, GOTO END
                                                                     # Save pixel in R8
                                                  LOAD R8, R7;
   JEQ R1, R2, 54
                                                                    # OR R8 nad R10, save to R9
                     # Check y, GOTO INC X
                                                  OR R9, R8, R10;
                                               38
           # Output image adress
                                                  MULT R6, R15, 20; \# (y + 1) * 20
                                               39
   MULT R5, R1, 20; # y * 20
                                                  ADD R7, R6, R0; \# x + (y + 1) * 20
   ADD R6, R0, R5; \# x + y * 20
                                                  LOAD R10, R7;
                                                                     # Save pixel in R10
11
                                               41
                                                                     # OR R9 and R10, save to R8
   ADDI R5, R6, 400; # Out image address
                                                   OR R8, R9, R10;
12
                                               42
                                                                    # If = 0 GOTO Erosion
13
           # Process border pixel
                                                   JEQ R8, R3, 48;
                                               43
   JEQ RO, R3, 48
                     # If x or y = 0
                                                               # No erosion
14
   JEQ R1, R3, 48
                                                   STORE R4, R5;
                                                                    # Set pixel to 255
15
                                               45
   JEQ RO, R4, 48
                     # If x or y = 19
                                                   JMP 51;
                                                                     # GOTO increment y
16
   JEQ R1, R4, 48
                     # GOTO erosion
                                                               # Erosion
           # Process inner pixel
                                                   STORE R3, R5;
                                                                     # Set Pixel to zero
18
                                               48
   MULT R6, R1, 20; # y * 20
                                                                     # GOTO increment y
                                                   JMP 51;
19
                                               49
   ADD R7, R0, R6;
                     # x + y * 20
                                                               # Increment y
20
                                               50
                     # Get input pixel
   LOAD R8, R7;
                                                   INC R1;
                                                                     # Increment y
21
                                               51
   JEQ R8, R3, 48; # If 0, GOTO erosion
                                                                     # Continue nested loop
                                                   JMP 8;
22
                                               52
           # Process outer pixels
                                                               # Increment x
                                               53
   SUBI R12, R0, 1
                     # x - 1
                                                  INC RO;
                                                                     # Increment x
   ADDI R13, R0, 1
                     # x + 1
                                                   LOADI R1, 0;
                                                                     # Zerorise y
25
                                               55
   SUBI R14, R1, 1
                      # y - 1
                                                   JMP 7;
                                                                     # Continue main loop
                                               56
26
   ADDI R15, R1, 1
                     # y + 1
                                               57
                                                               # Terminate program
   MULT R6, R1, 20; # y * 20
                                                  END;
                                                                     # Terminate program
   ADD R7, R6, R12; \# (x - 1) + y * 20
```

Figure 2: Block diagram of the CPU architecture. Blue lines are control signals.





### 3 IMPLEMENTATION

Briefly discuss the implementation in Chisel of your design. You can include some code snippets if these are relevant to explain certain aspects of the implementation. In other words, try to answer the question "What does a reader need to know about your Chisel implementation?"

### 4 TEST AND ANALYSIS

Report here the results from the test you have carried out. Present the test you have developed (if any). Remember to discuss the results and the test you have carried out, do not just present them, but explain and argue their meaning. Address the design evaluation questions listed in Task 11 in the Assignment 2 document.

### REFERENCES

[1] Arduino, José Bagur, Taddy Chung *Arduino Memory Guide* (19/09/2023) https://docs.arduino.cc/learn/programming/memory-guide