## 02132 ASSIGNMENT 2 REPORT

# HARDWARE IMPLEMENTATION IN CHISEL OF A SMALL CPU RUNNING THE IMAGE EROSION

Group: 22

Mikkel Arn Andersen **s224187**Niclas Juul Schæffer **s224744**Rasmus Kronborg Finnemann Wiuff **s163977**github.com/rwiuff/02132Assignment2

November 5<sup>th</sup>

### 1 WORK DISTRIBUTION

Table 1 shows the work distribution in the group for this project.

Table 1: Work distribution on the project

| Name                                        | Development tasks | Report tasks |
|---------------------------------------------|-------------------|--------------|
| Mikkel Arn Andersen<br>Niclas Juul Schæffer | TOA               | 0 1 01       |
| Rasmus Wiuff                                | ISA               | Section 2.1  |

### 2 DESIGN

#### 2.1. ISA AND ENCODING

The ISA instructions are inspired from Appendix A in the assignment description. It is listed in Table 2.



Table 2: Instruction-set architecture used in the assignment

| Instruction                   | Syntax          | Meaning                  |  |  |  |  |  |
|-------------------------------|-----------------|--------------------------|--|--|--|--|--|
| Arithmetic instructions       |                 |                          |  |  |  |  |  |
| Addition                      | ADD Rx, Ry, Rz; | Rx = Ry + Rz             |  |  |  |  |  |
| Subtraction                   | SUB Rx, Ry, Rz; |                          |  |  |  |  |  |
| Immediate addition            |                 |                          |  |  |  |  |  |
| Immediate subtraction         | , , ,           |                          |  |  |  |  |  |
| Immediate multiplication      |                 |                          |  |  |  |  |  |
| Increment                     | INC, Rx         | Rx = Rx + 1              |  |  |  |  |  |
| Logic instructions            |                 |                          |  |  |  |  |  |
| Bitwise OR                    | OR Rx, Ry, Rz;  | Rx = Ry   Rz             |  |  |  |  |  |
| Bitwise AND                   | AND Rx, Ry, Rz; |                          |  |  |  |  |  |
| Bitwise NOT                   | NOT Rx, Ry;     |                          |  |  |  |  |  |
| Memory instructions           |                 |                          |  |  |  |  |  |
| Load immediate                | LOADI Rx, y;    | Rx = y                   |  |  |  |  |  |
| Load data                     | LOAD Rx, Ry;    | Rx = memory(Ry)          |  |  |  |  |  |
| Store data                    | STORE Rx, Ry;   | memory(Ry) = Rx          |  |  |  |  |  |
| Move data                     | MOVE Rx, Ry;    | Rx = Ry                  |  |  |  |  |  |
| Control and flow instructions |                 |                          |  |  |  |  |  |
| Jump                          | JMP x           | GOTO INST x              |  |  |  |  |  |
| Jump if equal                 | JEQ Rx, Ry, z;  | if(Rx == Ry) GOTO INST z |  |  |  |  |  |
| Jump if less than             | JLT Rx, Ry, z;  | if(Rx < Ry) GOTO INST z  |  |  |  |  |  |
| Jump if greater than          | JGT Rx, Ry, z;  | if(Rx > Ry) GOTO INST z  |  |  |  |  |  |
| Do nothing                    | NOP;            | No operation             |  |  |  |  |  |
| END                           | END;            | Terminate                |  |  |  |  |  |

To design the instructions, first the bit sizes are considered. Some are given in the assignment. If there are 16 registers, these can be reached with  $\log_2 16 = 4$  bits. Values for the logic and arithmetic operations are 16 bit as well as addresses in the memory. The opcodes fit within 4 bits. The instruction layout is laid out in Fig. 1.

Figure 1: Instruction layout. R1 and 2 are operands, Rd is the destination register. Remaining bits are used for either memory address or immediate value.

| OPCODE (4 bits) | Rd (4 bits) | R1 (4 bits) | R2 (4 bits) | Value/address (16 bit) |
|-----------------|-------------|-------------|-------------|------------------------|
| 31···28         | 27···24     | 23···20     | 19···16     | 15⋯0                   |

**2.1.1. Opcodes** As seen in Fig. 1 there are 4 bits allocated to opcodes. Table 2 accounts for seven register type operations, four jump types, three immediate types and two runtime operations.



Table 3: OPCODE instruction bits.

| Instruction type | OPCODE bits | Instruction |
|------------------|-------------|-------------|
| Register         | 0001        | ADD         |
|                  | 0010        | SUB         |
|                  | 0011        | OR          |
|                  | 0100        | AND         |
|                  | 0101        | NOT         |
|                  | 0110        | LD          |
|                  | 0111        | SD          |
|                  | 1000        | JMP         |
| Iumn             | 1001        | JEQ         |
| Jump             | 1010        | JLT         |
|                  | 1011        | JGT         |
| Immediate        | 1100        | ADDI        |
|                  | 1101        | SUBI        |
|                  | 1110        | LI          |
| Runtime          | 0000        | NOP         |
|                  | 1111        | END         |

2.2. Compile and encode



Listing 1: The program compiled to assembly

```
LOADI RO, 0; // Initial values; x counter
   LOADI R1, 0; // y counter
LOADI R2, 19; // Pixel limit
   LOADI R3, 0; // Zero value
   LOADI R4, 255; // 255 value
   JEQ RO, R2, END // For conditions; Check x, GOTO program termination
   JEQ R1, R2, INCX // Check y, GOTO incrementation of x
   JEQ RO, R3, ZEROPIXEL // Process border pixel; If x = 0
   JEQ R1, R3, ZEROPIXEL // If y = 0
   JEQ RO, R4, ZEROPIXEL // If x = 255
   JEQ R1, R4, ZEROPIXEL // If y = 255
10
   MULI R5, R1, 20; // y * 20
11
   ADD R6, R0, R5; // x + y * 200
   LOAD R8, R6; // Get input image pixel
   JEQ R8, R3, BLACK PIXEL; // Check if 0, GOTO pixel zerorising
14
   SUBI R9, R0, 1 // x - 1
15
   ADDI R10, R0, 1 // x + 1
   SUBI R11, R1, 1 // y - 1
17
   ADDI R12, R1, 1 // y + 1
18
   MULI R5, R1, 20; // y * 20
   ADD R6, R9, R5; // (x - 1) + y * 200
20
21
   MULI R5, R1, 20; // y * 20
22
   ADD R6, R10, R5; // (x + 1) + y * 200
23
24
   MULI R5, R11, 20; // (y - 1) * 20
25
   ADD R6, R0, R5; // x + (y - 1) * 200
27
   MULI R5, R12, 20; // (y + 1) * 20
28
   ADD R6, R0, R5; // x + (y + 1) * 200
30
31
32
   MULI R5, R1, 20; // y * 20
34
   ADD R6, R0, R5; // x + y * 200
35
   ADDI R7, R6, 400; // Offset to output image
   STORE R3, R7; // Set Pixel to zero
37
   JMP INCY; // Continue program after border process
38
   MULI R5, R1, 20; // y * 20
   ADD R6, R0, R5; // x + y * 200
   ADDI R7, R6, 400; // Offset to output image
42
   STORE R3, R7; // Set Pixel to zero
   JMP 11; // Continue program after border process
   INC R1; // Increment y
   JMP 6; // Continue nested loop
   INC R0; // Increment x
   JMP 5; // Continue main loop
   END; // Terminate program
```

#### Figure 2: Block diagram of the CPU architecture. Blue lines are control signals.





Mikkel Arn Andersen **s224187** Niclas Juul Schæffer **s224744** Rasmus Kronborg Finnemann Wiuff **s163977** 

### 3 IMPLEMENTATION

Briefly discuss the implementation in Chisel of your design. You can include some code snippets if these are relevant to explain certain aspects of the implementation. In other words, try to answer the question "What does a reader need to know about your Chisel implementation?"

### 4 TEST AND ANALYSIS

Report here the results from the test you have carried out. Present the test you have developed (if any). Remember to discuss the results and the test you have carried out, do not just present them, but explain and argue their meaning. Address the design evaluation questions listed in Task 11 in the Assignment 2 document.

### REFERENCES

[1] Arduino, José Bagur, Taddy Chung *Arduino Memory Guide* (19/09/2023) https://docs.arduino.cc/learn/programming/memory-guide