# 02132 Assignment 2 report

# HARDWARE IMPLEMENTATION IN CHISEL OF A SMALL CPU RUNNING THE IMAGE EROSION

Group: 22

Mikkel Arn Andersen **s224187**Niclas Juul Schæffer **s224744**Rasmus Kronborg Finnemann Wiuff **s163977**github.com/rwiuff/02132Assignment2

November 12th

## 1 WORK DISTRIBUTION

Table 1 shows the work distribution for this project.

Table 1: Work distribution on the project

| Name                                                        | Development tasks                                                                                             | Report tasks        |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|
| Mikkel Arn Andersen<br>Niclas Juul Schæffer<br>Rasmus Wiuff | ISA, assembler compilation, machine instruction encoding,<br>CPU Block design, Program Counter implementation | Sections 2.1 to 2.3 |

### 2 DESIGN

The project requirements were open to broad interpretation, so first step of the design was to put on restrictions. The following was stipulated:

- 1. All blocks in the assignment would be laid out as described in the material.
- 2. The architecture would be 32-bit
- 3. The instruction set architecture should be as simple as possible, but still versatile.

The next step was designing the instruction set architecture and the encoding scheme.

### 2.1. ISA AND ENCODING SCHEME

The instruction set needs to contain basic arithmetic operations as well as logical ones for computations. Instructions are also needed for creating variables in the registers as well as reading and writing data between registers and memory. A branch (or in this report jump) instruction is needed to navigate instructions and at least one conditional branch instruction. Lastly the program needs to terminate. The chosen instructions are listed in Table 2. A total of 14 instructions are settled upon. This requires  $\lceil \log_2 14 \rceil = 4$  bits for the opcode part of the instruction. As defined in the assignment, the memory block has an input of 16 bits. This, with the 4 opcode bits, leaves 12 bits for register addresses. Consequently this limits the chip to 16 registers. The instruction scheme is shown in Fig. 1. Table 3 shows how each instruction can be encoded into 32 bits. Notice how, when writing or reading to/from memory, Rb points to the register with the memory address.

Figure 1: Instruction layout. Ra and Rb are operands, Rd is the destination register. Remaining bits are used for either memory address or immediate value.

| O | PCODE (4 bits) | Rd (4 bits) | Ra (4 bits) | Rb (4 bits) | Value/address (16 bit) |
|---|----------------|-------------|-------------|-------------|------------------------|
|   | 31···28        | 27···24     | 23···20     | 19···16     | 15⋯0                   |

Table 2: Instruction set architecture used in the assignment

| Instruction                   | Syntax          | Meaning                 |  |  |  |  |  |
|-------------------------------|-----------------|-------------------------|--|--|--|--|--|
| Arithmetic instructions       |                 |                         |  |  |  |  |  |
| Addition                      | ADD Rx, Ry, Rz; | Rx = Ry + Rz            |  |  |  |  |  |
| Subtraction                   | SUB Rx, Ry, Rz; | Rx = Ry - Rz            |  |  |  |  |  |
| Immediate addition            | ADDI Rx, Ry, z; | Rx = Ry + z             |  |  |  |  |  |
| Immediate subtraction         | SUBI Rx, Ry, z; | Rx = Ry - z             |  |  |  |  |  |
| Immediate multiplication      | MULT Rx, Ry, z; | $Rx = Ry \cdot z$       |  |  |  |  |  |
| Increment                     | INC, Rx         | Rx = Rx + 1             |  |  |  |  |  |
| Logic instructions            |                 |                         |  |  |  |  |  |
| Bitwise OR                    | OR Rx, Ry, Rz;  | Rx = Ry   Rz            |  |  |  |  |  |
| Bitwise AND                   | AND Rx, Ry, Rz; | Rx = Ry & Rz            |  |  |  |  |  |
| Memory instructions           |                 |                         |  |  |  |  |  |
| Load immediate                | LOADI Rx, y;    | Rx = y                  |  |  |  |  |  |
| Load data                     | LOAD Rx, Ry;    | Rx = memory(Ry)         |  |  |  |  |  |
| Store data                    | STORE Rx, Ry;   | memory(Ry) = Rx         |  |  |  |  |  |
| Control and flow instructions |                 |                         |  |  |  |  |  |
| Jump                          | JMP x           | GOTO INST x             |  |  |  |  |  |
| Jump if equal                 | JEQ Rx, Ry, z;  | if(Rx > Ry) GOTO INST z |  |  |  |  |  |
| END                           | END;            | Terminate               |  |  |  |  |  |

Table 3: Encoding instructions under the instruction set and encoding scheme

| Instruction     | OPCODE | Rd   | Ra   | Rb   | Value/address       |
|-----------------|--------|------|------|------|---------------------|
| ADD R1, R2, R3; | 0001   | 0001 | 0010 | 0011 | 0000 0000 0000 0000 |
| SUB R1, R2, R3; | 0010   | 0001 | 0010 | 0011 | 0000 0000 0000 0000 |
| ADDI R1, R2, 1; | 0011   | 0001 | 0010 | 0000 | 0000 0000 0000 0001 |
| SUBI R1, R2, 1; | 0100   | 0001 | 0010 | 0000 | 0000 0000 0000 0001 |
| MULT R1, R2, 1; | 0101   | 0001 | 0010 | 0000 | 0000 0000 0000 0001 |
| OR R1, R2, R3;  | 0110   | 0001 | 0010 | 0011 | 0000 0000 0000 0000 |
| AND R1, R2, R3; | 0111   | 0001 | 0010 | 0011 | 0000 0000 0000 0000 |
| LOADI R1, 1;    | 1000   | 0001 | 0000 | 0000 | 0000 0000 0000 0001 |
| LOAD R1, R2;    | 1001   | 0001 | 0000 | 0010 | 0000 0000 0000 0000 |
| STORE R1, R2;   | 1010   | 0000 | 0001 | 0010 | 0000 0000 0000 0000 |
| INC R1;         | 1011   | 0001 | 0001 | 0000 | 0000 0000 0000 0000 |
| JMP 1;          | 1100   | 0000 | 0000 | 0000 | 0000 0000 0000 0001 |
| JEQ R1, R2, 1;  | 1101   | 0000 | 0001 | 0010 | 0000 0000 0000 0001 |
| END;            | 1111   | 0000 | 0000 | 0000 | 0000 0000 0000 0000 |

#### 2.2. COMPILE AND ENCODE

**2.2.1. Compiled to assembler** In this project the provided algorithm is used. It is compiled by hand to assembler using the defined instruction set in Table 2. The registers are utilised in the following way. R0 and R1 contains the current *x* and *y* counter. R2 contains the picture width in pixels. R3 and R4 hold the values 0 and 255 for conditional comparison and for writing either black or white pixels to the output image addresses. R5 holds the output image address for the current pixel. The rest of the registers are used for storage during calculations.

**2.2.2. Encoding the program** Listing 1 is encoded to machine instructions using the instruction scheme in Table 3. Listing 2 shows the encoded program.

### 2.3. CPU BLOCK

The CPU block is shown in Fig. 2.



Listing 1: The program compiled to assembly

```
# Initial values
                                                24. LOAD R8, R7;
                                                                       # Save pixel in R8
00. LOADI RO, 0; # x counter
                                                25. MULT R6, R1, 20; # y * 20
                                                26. ADD R7, R6, R13; \# (x + 1) + y * 20
01. LOADI R1, 0;
                      # y counter
                   # Pixel limit
02. LOADI R2, 19;
                                                27. LOAD R9, R7;
                                                                       # Save pixel in R9
03. LOADI R3, 0; # Zero value
04. LOADI R4, 255; # 255 value
                                                28. AND R10, R8, R9; # AND R8 and R9, save to R10
                                                29. MULT R6, R14, 20; \# (y - 1) * 20
                                                                       \# x + (y - 1) * 20
        # For loop conditions
                                                30. ADD R7, R6, R0;
05. JEQ RO, R2, 4\overline{7}; # Check x, GOTO END
                                                31. LOAD R8, R7;
                                                                       # Save pixel in R8
06. JEQ R1, R2, 44;
                      # Check y, GOTO INC X
                                                32. AND R9, R8, R10; # AND R8 and R10, save to R9
        # Output image address
                                                33. MULT R6, R15, 20; \# (y + 1) * 20
07. MULT R5, \dot{R}1, 20; # y * 20
                                                34. ADD R7, R6, R0; \# x + (y + 1) * 20
08. ADD R6, R0, R5; \# x + y * 20
                                                                       # Save pixel in R10
                                                35. LOAD R10, R7;
09. ADDI R5, R6, 400; # Out image address
                                                36. AND R8, R9, R10; # AND R9 and R10, save to R8
        # Process border pixel
                                                37. JEQ R8, R3, 40;
                                                                       # If = 0 GOTO Erosion
10. JEQ RO, R3, 40; # If x or y = 0
                                                            # No erosion
11. JEQ R1, R3, 40;
                      #
                                                38. STORE R4, R5; # Set pixel to 255
12. JEQ RO, R4, 40;
                    # If x or y = 19
                                                                       # GOTO increment y
                                                39. JMP 42;
13. JEQ R1, R4, 40; # GOTO erosion
                                                             # Erosion
        # Process inner pixel
                                                40. STORE R3, R5;
                                                                       # Set Pixel to zero
14. MULT R6, R1, 20; # y * 20
                                                41. JMP 42;
                                                                       # GOTO increment y
15. ADD R7, R0, R6;
                      # x + y * 20
                                                             # Increment y
16. LOAD R8, R7;
                      # Get input pixel
                                                42. INC R1;
                                                                       # Increment y
17. JEQ R8, R3, 40; # If 0, GOTO erosion
                                                43. JMP 6;
                                                                       # Continue nested loop
        # Process outer pixels
                                                             # Increment x
18. SUBI R12, R0, 1; # x - 1
                                                44. INC RO;
                                                                       # Increment x
19. ADDI R13, R0, 1; # x + 1
20. SUBI R14, R1, 1; # y - 1
21. ADDI R15, R1, 1; # y + 1
                                                                       # Zerorise y
                                                45. LOADI R1, 0;
                                                46. JMP 5;
                                                                       # Continue main loop
                                                             # Terminate program
22. MULT R6, R1, 20; # y * 20
                                                47. END;
                                                                       # Terminate program
23. ADD R7, R6, R12; \# (x - 1) + y * 20
```

### Listing 2: The encoded program

```
ΠP
     Rd
       Ra
          Rb
              Value/address
                              OP
                                 Rd
                                   Ra Rb Value/address
24. 1001 1000 0000 0111 0000000000000000
25. 0101 0110 0001 0000 0000000000010100
02. 1000 0010 0000 0000 0000000000010011
                           27. 1001 1001 0000 0111 000000000000000
04. 1000 0100 0000 0000 0000000011111111
                           28. 0111 1010 1000 1001 0000000000000000
05. 1101 0000 0000 0010 000000000101111
                           29. 0101 0110 1110 0000 0000000000010100
06. 1101 0000 0001 0010 000000000101100
                           07. 0101 0101 0001 0000 0000000000010100
                           09. 0011 0101 0110 0000 0000000110010000
                           33. 0101 0110 1111 0000 0000000000010100
10. 1101 0000 0000 0011 000000000101000
                           11. 1101 0000 0001 0011 0000000000101000
                           35. 1001 1010 0000 0111 0000000000000000
12. 1101 0000 0000 0100 0000000000101000
                           13. 1101 0000 0001 0100 0000000000101000
                           37. 1101 0000 1000 0011 000000000101000
14. 0101 0110 0001 0000 0000000000010100
                           38. 1010 0000 0100 0101 0000000000000000
39. 1100 0000 0000 0000 000000000101010
17. 1101 0000 1000 0011 000000000101000
                           41. 1100 0000 0000 0000 0000000000101010
43. 1100 0000 0000 0000 0000000000000110
20. 0100 1110 0001 0000 0000000000000001
                           22. 0101 0110 0001 0000 0000000000010100
                           46. 1100 0000 0000 0000 0000000000000101
23. 0001 0111 0110 1100 0000000000000000
```





Mikkel Arn Andersen **s224187** Niclas Juul Schæffer **s224744** Rasmus Kronborg Finnemann Wiuff **s163977** 

## 3 IMPLEMENTATION

Briefly discuss the implementation in Chisel of your design. You can include some code snippets if these are relevant to explain certain aspects of the implementation. In other words, try to answer the question "What does a reader need to know about your Chisel implementation?"

# 4 TEST AND ANALYSIS

Report here the results from the test you have carried out. Present the test you have developed (if any). Remember to discuss the results and the test you have carried out, do not just present them, but explain and argue their meaning. Address the design evaluation questions listed in Task 11 in the Assignment 2 document.

### REFERENCES

[1] Arduino, José Bagur, Taddy Chung *Arduino Memory Guide* (19/09/2023) https://docs.arduino.cc/learn/programming/memory-guide