# 20220123 CMPEN331 Lab0

Qiu Shi

January 2022

### 1 A

xc7z010clg400-1

### 2 B

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 05/18/2020 12:08:45 PM
// Design Name:
// Module(s) Name: dff3 and counter
// Project Name: 7 segment display
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
// Module
           : D flip-flop
// Description : At the positive edge of the clock, set the current state based on the clear
// Input(s) : 3-bit Next State, Clear and Clock
// Output(s) : 3-bit Current State
module dff3(input [2:0] ns, input clrn, input clk, output reg [2:0] q);
   always @ (posedge clk)
      begin
         if (clrn = 1) begin
             q <= ns;
         end
         else begin
            q <= 3' b000;
         end
      end
endmodul e
```

```
module counter(input [2:0] q, input u, output reg [2:0] ns,
     output reg a, output reg b, output reg c, output reg d, output reg e, output reg f, output reg g);
  always @(*)
      begin
          if (u = 1) begin
              if (q = 3'b101) begin
                ns \le 3'b000;
               end
              else begin
                 ns <= q + 1;
              end
           end
           else begin
              if (q = 3'b000) begin
               ns \le 3'b101;
               end
              else begin
                 ns <= q - 1;
              end
       case(q)
           3' b000: begin
              \mathsf{g=1'\,b1}; \quad \mathsf{f=1'\,b0}; \quad \mathsf{e=1'\,b0}; \quad \mathsf{d=1'\,b0}; \quad \mathsf{c=1'\,b0}; \quad \mathsf{b=1'\,b0}; \quad \mathsf{a=1'\,b0};
           end
           3' b001: begin
            3' b010: begin
              g=1'b0; f=1'b1; e=1'b0; d=1'b0; c=1'b1 ;b=1'b0; a=1'b0;
           end
              g=1'b0; f=1'b1; e=1'b1; d=1'b0; c=1'b0; b=1'b0; a=1'b0;
           3' b100: begin
            g=1'b0; f=1'b0; e=1'b1; d=1'b1; c=1'b0; b=1'b0; a=1'b1;
          3' b101: begin
              g=1'b0; f=1'b0; e=1'b1; d=1'b0; c=1'b0; b=1'b1; a=1'b0;
       endcase
endmodule
```

### 3 C



# 4 D



E



## 6 F

