```
Ryan Sullivan U73687595
```

EC311 Lab1

## Half Adder:

```
module half_adder(
  input A,
  input B,
  output S,
  output C
);

assign S = A^B;
assign C = A&B;
```

## Full Adder:

```
module full_adder(
  input A,
  input B,
  input Cin,
  output S,
  output Cout
  );
  wire s1, s2, c1, c2;
  half_adder h_a(
    .A(A),
     .B(B),
     .S(s1),
    .C(c1)
     );
  half_adder h_b(
     .A(s1),
     .B(Cin),
    .S(s2),
    .C(c2)
    );
  assign S = s2;
  assign Cout = c1|c2;
```

### Four Bit Full Adder-Subtractor:

```
module fourbit_addsub(
  input [3:0] A,
  input [3:0] B,
  input M,
  output [3:0] S,
  output Cout,
  output V
  );
  wire s0,s1,s2,s3,c0,c1,c2,c3;
  full_adder fa_a(
     .A(A[0]),
     .B(B[0]^{M}),
     .Cin(M),
    .Cout(c0),
     .S(s0)
     );
  full_adder fa_b(
     .A(A[1]),
     .B(B[1]^{N}),
     .Cin(c0),
     .Cout(c1),
     .S(s1)
     );
  full_adder fa_c(
     .A(A[2]),
     .B(B[2]^{M}),
     .Cin(c1),
```

```
.Cout(c2),
.S(s2)
);
full_adder fa_d(
.A(A[3]),
.B(B[3]^M),
.Cin(c2),
.Cout(c3),
.S(s3)
);
assign S = {s3, s2, s1, s0};
assign Cout = c3;
assign V = c2^c3;
```

#### **ALU Adder Module:**

```
\label{eq:module fbit_add} $$ module fbit_add($$ input [3:0]A, $$ input [3:0]B, $$ output [7:0]Y $$ ); $$ assign $Y = A+B; endmodule $$
```

# **ALU Multiplier Module:**

```
\label{eq:module fbit_mult} $$ module fbit_mult($ input [3:0]A, $$ input [3:0]B, $$ input [7:0]Y $$ ); $$ assign $Y = A*B; endmodule
```

#### **ALU Concatenator Module:**

```
\label{eq:module fbit_concat} $$ module fbit_concat($$ input [3:0]A, $$ input [3:0]B, $$ output [7:0]Y $$ ); $$ assign $Y = \{A,B\}; $$ endmodule $$
```

## **ALU Left-Shift Module:**

```
module fbit_lshift(
  input [3:0]A,
  input [3:0]B,
  output [7:0]Y
  );
  assign Y = A<<B;
endmodule</pre>
```

# **ALU Multiplexer:**

```
module mux(
  input [1:0]S,
  input [7:0]A,
  input [7:0]B,
  input [7:0]C,
  input [7:0]D,
  output [7:0]Y
  );
  reg [7:0] y;
  always @(S,A,B,C,D) begin
    case(S)
      2'b11: y <= B;
      2'b10: y <= C;
      2'b01: y <= A;
      2'b00: y <= D;
    endcase
   end
   assign Y = y;
endmodule
```

### **ALU Module:**

```
module alu(
  input [3:0]A,
  input [3:0]B,
  input [1:0]S,
  output [7:0]Y
  );
  wire [7:0]a;
  wire [7:0]b;
  wire [7:0]c;
  wire [7:0]d;
  wire [7:0]y;
  fbit_add add(
     .A(A),
     .B(B),
    .Y(a)
    );
  fbit_mult mult(
     .A(A),
     .B(B),
    .Y(b)
    );
  fbit_lshift ls(
     .A(A),
     .B(B),
    .Y(c)
    );
  fbit_concat con(
```

```
.A(A),
```

.B(B),

.Y(d)

);

mux m(

.A(a),

.B(b),

.C(c),

.D(d),

.S(S),

.Y(y)

);

assign Y = y;