

### **EE 431: COMPUTER-AIDED DESIGN OF VLSI DEVICES**

### **Adders**

Nishith N. Chakraborty

November, 2024



# **OUTLINE**

- Single-bit Addition
- Carry-Ripple Adder
- Carry-Skip Adder
- Carry-Lookahead Adder
- Carry-Select Adder
- Carry-Increment Adder
- Tree Adder



# **SINGLE-BIT ADDITION**

• Half Adder  $S = A \oplus B$   $C_{out}$  +  $C_{$ 

| Α | В | C <sub>out</sub> | S |
|---|---|------------------|---|
| 0 | 0 | 0                | 0 |
| 0 | 1 | 0                | 1 |
| 1 | 0 | 0                | 1 |
| 1 | 1 | 1                | 0 |

Full Adder

er  $S = A \oplus B \oplus C$   $C_{\text{out}} = MAJ(A, B, C)$   $C_{\text{out}} + C$ 

| Α | В | С | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |



### **PGK**

- For a full adder, define what happens to carries
  - ➤ Generate: C<sub>out</sub> = 1 independent of C
    - G =
  - $\triangleright$  Propagate:  $C_{out} = C$ 
    - P =
  - ➤ Kill: C<sub>out</sub> = 0 independent of C
    - K =



# **PGK**

- For a full adder, define what happens to carries
  - $\triangleright$  Generate:  $C_{out} = 1$  independent of C

$$\blacksquare$$
 G = A  $\bullet$  B

- $\triangleright$  Propagate:  $C_{out} = C$ 
  - $\blacksquare$  P =  $A \oplus B$
- ➤ Kill: C<sub>out</sub> = 0 independent of C

| A   | В | С | G      | P | K | <b>C</b> out | S |
|-----|---|---|--------|---|---|--------------|---|
| 0 0 | 0 | 0 | 0      | 0 | 1 | 0            | 0 |
|     |   | 1 |        |   |   | 0            | 1 |
| 0 1 | 1 | 0 | 0      | 1 | 0 | 0            | 1 |
|     | 1 | 1 |        |   |   | 1            | 0 |
| 1 0 | 0 | 0 | 0      | 1 | 0 | 0            | 1 |
|     | O | 1 |        |   |   | 1            | 0 |
| 1 1 | 1 | 0 | 0<br>1 | 0 | 0 | 1            | 0 |
|     | 1 | 1 |        |   |   | 1            | 1 |



# **FULL ADDER DESIGN I**

Brute force implementation from equations

$$S = A \oplus B \oplus C$$

$$C_{\text{out}} = MAJ(A, B, C)$$







# **FULL ADDER DESIGN II**

Factor S in terms of C<sub>out</sub>

$$S = ABC + (A + B + C)(^{\sim}C_{out})$$

Critical path is usually C to C<sub>out</sub> in ripple adder





# **LAYOUT**

- Clever layout circumvents usual line of diffusion
  - Use wide transistors on critical path
  - Eliminate output inverters





# **FULL ADDER DESIGN III**

- Complementary Pass Transistor Logic (CPL)
- Slightly faster, but more area than II







# **FULL ADDER DESIGN IV**

- Dual-rail domino
  - Very fast, but large and power hungry
  - Used in very fast multipliers





# **CARRY PROPAGATE ADDERS**

- N-bit adder called CPA
  - > Each sum bit depends on all previous carries
  - How do we compute all these carries quickly?









### **CARRY-RIPPLE ADDER**

- Simplest design: cascade full adders
  - Critical path goes from C<sub>in</sub> to C<sub>out</sub>
  - > Design full adder to have fast carry delay





# **GENERATE/PROPAGATE**

- Equations often factored into G and P
- Generate and propagate for groups spanning i:j

$$G_{i:j} = P_{i:j} =$$

Base case

$$G_{i:i} \equiv G_i = P_{i:i} \equiv P_i = 0$$

$$G_{0:0} \equiv G_0 = P_{0:0} \equiv P_0 = 0$$

• Sum:

$$S_i =$$



# **GENERATE/PROPAGATE**

- Equations often factored into G and P
- Generate and propagate for groups spanning i:j, where  $i \ge k > j$

$$G_{i:j} = G_{i:k} + P_{i:k}$$
 .  $G_{k-1:j}$  
$$P_{i:j} = P_{i:k}$$
 .  $P_{k-1:j}$ 

Base case

$$G_{i:i} \equiv G_i = A_i \cdot B_i$$
  
 $P_{i:i} \equiv P_i = A_i \oplus B_i$ 

$$G_{0:0} \equiv G_0 = C_{in}$$
  
 $P_{0:0} \equiv P_0 = 0$ 

• Sum:

$$S_i = P_i \oplus G_{i-1:0}$$



# **PG LOGIC**





# **CARRY-RIPPLE REVISITED**

$$G_{i:0} = G_i + P_i \cdot G_{i-1:0}$$





# **CARRY-RIPPLE PG DIAGRAM**







# **CARRY-RIPPLE PG DIAGRAM**

$$t_{\text{ripple}} = t_{pg} + (N - 1)t_{AO} + t_{xor}$$





# **PG DIAGRAM NOTATION**







#### Gray cell





#### Buffer







### **CARRY-SKIP ADDER**

- Carry-ripple is slow through all N stages
- Carry-skip allows carry to skip over groups of n bits
  - Decision based on n-bit propagate signal





# **CARRY-SKIP PG DIAGRAM**



For k n-bit groups (N = nk)

$$t_{
m skip} =$$



### **CARRY-SKIP PG DIAGRAM**



For k n-bit groups (N = nk)

$$t_{\text{skip}} = t_{pg} + 2(n-1)t_{AO} + (k-1)t_{\text{mux}} + t_{\text{xor}}$$



# **VARIABLE GROUP SIZE**



Delay grows as O(sqrt(N))



# **CARRY-LOOKAHEAD ADDER**

- Carry-lookahead adder computes G<sub>i:0</sub> for many bits in parallel.
- Uses higher-valency cells with more than two inputs.





# **HIGHER-VALENCY CELLS**







# **CLA PG DIAGRAM**



$$t_{\text{cla}} = t_{pg} + t_{pg(n)} + \left[ \left( n - 1 \right) + \left( k - 1 \right) \right] t_{AO} + t_{\text{xor}}$$



### **CARRY-SELECT ADDER**

- Trick for critical paths dependent on late input X
  - $\triangleright$  Precompute two possible outputs for X = 0, 1
  - > Select proper output when X arrives
- Carry-select adder precomputes n-bit sums
  - For both possible carries into n-bit group





# **CARRY-INCREMENT ADDER**

Factor initial PG and final XOR out of carry-select



$$t_{\text{increment}} = t_{pg} + [(n-1) + (k-1)]t_{AO} + t_{xor}$$



# **VARIABLE GROUP SIZE**

Also buffer noncritical signals





### LOGARITHMIC OR TREE ADDER

- If lookahead is good, lookahead across lookahead!
  - ➤ Recursive lookahead gives O(log N) delay
- Many variations on logarithmic adders



# **BRENT-KUNG**





# **SKLANSKY**





# **KOGGE-STONE**





# Thank you!