# TSN1101 Computer Architecture and Organization

# Section A (Digital Logic Design)

Lecture 03

Design of Combinational Logic Circuits

# TOPIC COVERAGE IN THE LECTURE - Part 1 of 2

- ☐ Standard forms of Boolean Expression
  - Sum of Products (SOP)
  - Product of Sums (POS)
- ☐ Conversions
  - SOP ⇔ POS
- ☐ Simplification using Karnaugh Map
  - Two, Three, and Four Variables K-Map
  - SOP/POS minimization
  - K- Map with Don't Care Conditions

# TOPIC COVERAGE IN THE LECTURE - Part 2 of 2

- **□** Design of Combinational Logic Circuits
  - From a Boolean Expression/Truth Table/Given Problem statement to a simplified Logic circuit
- ☐ Universal Gates (NAND & NOR)
  - Construction of Other gates using only NAND or using only NOR gates
  - Design of Combinational Logic Circuits using only NAND or using only NOR Gates

# Design of Combinational Logic Circuits

- Part 1 of 2

- >SOP and POS forms, Conversions
- **>Simplification using K-map**

# Standard Forms of Boolean Expression

Sum of Products (SOP)

- When two or more product terms are summed by Boolean addition, the resulting expression is called sum-of-products (SOP).
- •Example:

$$ABC + \overline{ABC}$$
  
 $A + AB + C\overline{D} + EF + GK + H\overline{I}$ 

- Each of these sum of products expressions consists of 2 or more AND terms (products) that are ORed together.
- Each AND term consists of one or more variable(s) individually appearing in either complemented or non complemented form also known as literal.

# - Examples

- Single overbar cannot extend over more than one variable, although more than one variable in a term can have an overbar.
- Example: Can have the term A B C but not ABC

#### Problem:

Which of the following expressions is SOP?

$$1.AB + B(CD + EF)$$

2. 
$$(A + B) + C$$

# - Implementation

• A SOP expression can be implemented by AND–OR logic in which the outputs of a number (equal to the number of product terms in the expression) of AND gates feed into the inputs of an OR gate .



# - Implementation - An example

|   | INPUTS   |   | OUTPUT |                             |
|---|----------|---|--------|-----------------------------|
| A | <i>B</i> | С | X      | PRODUCT TERM                |
| 0 | 0        | 0 | 0      |                             |
| 0 | 0        | 1 | 0      |                             |
| 0 | 1        | 0 | 0      |                             |
| 0 | 1        | 1 | 1      | $\overline{A}BC$            |
| 1 | 0        | 0 | 1      | $A\overline{B}\overline{C}$ |
| 1 | 0        | 1 | 0      |                             |
| 1 | 1        | 0 | 0      |                             |
| 1 | 1        | 1 | 0      |                             |



# Standard Sum of Products (SOP) Form

- Minterm is a product term in which all variables in the domain must be present either in complemented or uncomplemented form.
- •A standard SOP expression is one in which all the variables in the domain appear in each product term in the expression (i.e) all terms in the expression must be minterms.

Example:

$$\overline{ABCD} + \overline{ABCD} + \overline{ABCD}$$

• Standard SOP expression are important in constructing truth tables and in the Karnaugh map (K-map) simplification method.

# Standard Forms of Boolean Expression

Product of Sums(POS)

# Product of Sums (POS) Form

- When two or more sum terms are multiplied, the resulting expression is called **product-of-sums** (POS)
- •Example:

$$(A + \overline{B} + C)(A + C)$$

$$(A + \overline{B})(A + \overline{B} + C)(\overline{A} + C)$$

$$(\overline{A} + \overline{B} + \overline{C})(C + \overline{D} + E)(\overline{B} + C + D)$$

- Each of these product of sum expressions consists of 2 or more OR terms (sums) that are ANDed together.
- Each OR term consists of one or more variable(s) individually appearing in either complemented or non complemented form.

# Product of Sums (POS) Form

# - Implementation

• A POS expression can be implemented by OR-AND logic in which the outputs of a number (equal to the number of sum terms in the expression) of OR gates feed into the inputs of an AND gate .



Implementation of the POS expression

# Standard Product of Sums (POS) Form

Maxterm is a sum term in which all variables in the domain must be present either in complemented or uncomplemented form.

A standard POS expression is one in which all the variables in the domain appear in each sum term in the expression. (i.e) all terms in the expression must be maxterms.

For example:

$$(\overline{A} + \overline{B} + \overline{C} + \overline{D})(A + \overline{B} + C + D)(A + B + \overline{C} + D)$$

• Any nonstandard POS expression can be converted to the standard form using Boolean algebra/truth table.

# Conversions

- -SOP expression to Truth Table
- -SOP expression to POS expression
- -POS expression to Truth Table
- -POS expression to SOP expression
- -Truth Table to SOP expression
- -Truth Table to POS expression

#### CONVERSIONS

- SOP expression to Truth Table

**Step 1**: List all possible combinations of binary values of the variables in the expression.

**Step 2**: Convert the SOP expression to standard form if it is not already.

**Step 3**: Place a 1 in the output column for each binary value.

#### CONVERSIONS- SOP expression to Truth Table

#### - Example

Example: Develop a truth table for the standard SOP expression,

$$\overline{A} \overline{B} C + A \overline{B} \overline{C} + A B C$$

Solution: There are three variables in the domain, so there are eight possible combinations of binary value of the variables as listed left in the three columns of table below. The binary values that make the product terms, in the expression equal to 1 are  $\overline{ABC}:001; \overline{ABC}:100; \overline{ABC}:111$ 

| INPUTS |   | OUTPUT | PRODUCT TERM |                             |
|--------|---|--------|--------------|-----------------------------|
| Α      | В | С      | X            |                             |
| 0      | 0 | 0      | 0            |                             |
| 0      | 0 | 1      | 1            | $\overline{ABC}$            |
| 0      | 1 | 0      | 0            |                             |
| 0      | 1 | 1      | 0            |                             |
| 1      | 0 | 0      | 1            | $A\overline{B}\overline{C}$ |
| 1      | 0 | 1      | 0            |                             |
| 1      | 1 | 0      | 0            |                             |
| 1      | 1 | 1      | 1            | ABC                         |

For each these binary values, a 1 is placed in the output column as shown in the table.

For each of the remaining binary combinations, a 0 is placed in the output column.

#### **CONVERSIONS**

## - SOP expression to POS expression

• The binary values of the product terms in a given standard SOP expression are not present in the equivalent standard POS expression

Therefore, to convert from standard SOP to standard POS, the following steps are taken:

**Step 1**: Evaluate each term in the SOP expression. That is, determine the binary numbers that represent the product terms.

**Step 2**: Determine all of the binary numbers not included in the evaluation in step 1.

**Step 3**: Write the equivalent sum term for each binary from step 2 and express it in POS form.

#### CONVERSIONS- SOP expression to POS expression

#### - Example

**Example**: Convert the given SOP expression to POS expression

$$\overline{A} \ \overline{B} \ C + A \overline{B} \ \overline{C} + A B C$$

**Solution**: There are three variables in the domain, so there are eight possible combinations of binary value of the variables as listed left in the three columns of table below. The binary values that make the product terms, in the expression equal to 1 are  $\overline{ABC}$ : 001;  $\overline{ABC}$ : 100;  $\overline{ABC}$ : 111

| Inp | outs |   | Output | Product<br>Term  | Sum Term                          |
|-----|------|---|--------|------------------|-----------------------------------|
| A   | В    | C | X      |                  |                                   |
| 0   | 0    | 0 | 0      |                  | A + B + C                         |
| 0   | 0    | 1 | 1      | $\overline{ABC}$ |                                   |
| 0   | 1    | 0 | 0      |                  | $A + \overline{B} + C$            |
| 0   | 1    | 1 | 0      |                  | A + B + C                         |
| 1   | 0    | 0 | 1      | ABC              |                                   |
| 1   | 0    | 1 | 0      |                  | $\overline{A} + B + \overline{C}$ |
| 1   | 1    | 0 | 0      |                  | $\overline{A} + \overline{B} + C$ |
| 1   | 1    | 1 | 1      | ABC              |                                   |

For each these binary values, a 1 is placed in the output column as shown in the table.

For each of the remaining binary combinations, a 0 is placed in the output column.

POS expression from the Truth Table:

$$F = (A + B + C) \cdot (\overline{A} + B + C) \cdot (\overline{A} + \overline{B} + C) \cdot (A + \overline{B} + C) \cdot (A + \overline{B} + C) \cdot (A + \overline{B} + C)$$

#### CONVERSIONS

## - POS expression to Truth Table

**Step 1**: List all the possible combinations of binary values of the variables.

**Step 2**: Convert the POS expression to standard form if it is not already.

**Step 3**: Place a 0 in the output column for each binary value that makes the expression a 0 and place a 1 for all the remaining binary values.

# CONVERSIONS- POS expression to Truth Table

#### - Example

**Example**: Determine the truth table for the following standard POS expression:

$$(A+B+C)(A+\overline{B}+C)(A+\overline{B}+\overline{C})(\overline{A}+B+\overline{C})(\overline{A}+\overline{B}+C)$$

**Solution**: There are three variables in the domain and the eight possible binary values are listed in the left three columns in the table below. The binary values that make the sum terms in the expression equal to 0 are

$$A + B + C : 000; A + \overline{B} + C : 010, A + \overline{B} + \overline{C} : 011; \overline{A} + B + \overline{C} : 101; \overline{A} + \overline{B} + C : 110$$

For each of the remaining binary combinations, a 1 is placed in the output column.

| INPUTS |   |   | OUTPUT | SUM TERMS                                                    |
|--------|---|---|--------|--------------------------------------------------------------|
| A      | В | C | X      |                                                              |
| 0      | 0 | 0 | 0      | (A+B+C)                                                      |
| 0      | 0 | 1 | 1      |                                                              |
| 0      | 1 | 0 | 0      | $(A+\overline{B}+C)$                                         |
| 0      | 1 | 1 | 0      | $(A + \overline{B} + C)$ $(A + \overline{B} + \overline{C})$ |
| 1      | 0 | 0 | 1      |                                                              |
| 1      | 0 | 1 | 0      | $(\overline{A} + B + \overline{C})$                          |
| 1      | 1 | 0 | 0      | $(\overline{A} + \overline{B} + C)$                          |
| 1      | 1 | 1 | 1      |                                                              |

#### **CONVERSIONS**

## - POS expression to SOP expression

• The binary values of the sum terms in a given standard POS expression are not present in the equivalent standard SOP expression

Therefore, to convert from standard POS to standard SOP, the following steps are taken:

**Step 1**: Evaluate each term in the POS expression. That is, determine the binary numbers that represent the sum terms.

**Step 2**: Determine all of the binary numbers not included in the evaluation in step 1.

**Step 3**: Write the equivalent product term for each binary from step 2 and express it in SOP form.

#### CONVERSIONS- POS expression to SOP expression

#### - Example

**Example**: Convert the given POS expression to SOP expression:

$$(A+B+C)(A+\overline{B}+C)(A+\overline{B}+\overline{C})(\overline{A}+B+\overline{C})(\overline{A}+\overline{B}+C)$$

Solution: There are three variables in the domain and the eight possible binary values are listed in the left three columns in the table below. The binary values that make the sum terms in the expression equal to 0 are

 $A+B+C:000; A+\overline{B}+C:010, A+\overline{B}+\overline{C}:011; \overline{A}+B+\overline{C}:101; \overline{A}+\overline{B}+C:110$ For each of the remaining binary combinations, a 1 is placed in the output column.

| Inpu | its |   | Output | Sum Term                            | Product Term                    |
|------|-----|---|--------|-------------------------------------|---------------------------------|
| A    | В   | C | X      |                                     |                                 |
| 0    | 0   | 0 | 0      | (A+B+C)                             | _                               |
| 0    | 0   | 1 | 1      |                                     | $(\overline{A}.\overline{B}.C)$ |
| 0    | 1   | 0 | 0      | $(A+\overline{B}+C)$                |                                 |
| 0    | 1   | 1 | 0      | $(A+\overline{B}+\overline{C})$     |                                 |
| 1    | 0   | 0 | 1      |                                     | $(A.\overline{B}.\overline{C})$ |
| 1    | 0   | 1 | 0      | $(\overline{A} + B + \overline{C})$ |                                 |
| 1    | 1   | 0 | 0      | $(\overline{A} + \overline{B} + C)$ |                                 |
| 1    | 1   | 1 | 1      |                                     | (A.B.C)                         |

SOP expression from the Truth Table:

$$F = (\overline{A}.\overline{B}.C) + (A.\overline{B}.\overline{C}) + (A.B.C)$$

#### **CONVERSIONS**

## - Truth Table to SOP expression

**Step 1**: List the binary values of the input variables for which output is 1.

Step 2: Convert the binary values to the corresponding product term by replacing each 1 with the corresponding product term.

$$Y = \overline{A}\overline{B}C + \overline{A}BC + A\overline{B}C$$

| $\boldsymbol{A}$ | В | C | Y                                             |
|------------------|---|---|-----------------------------------------------|
| 0                | 0 | 0 | 0                                             |
| 0                | 0 | 1 | $1 \longrightarrow \overline{A}\overline{B}C$ |
| 0                | 1 | 0 | 0                                             |
| 0                | 1 | 1 | 1 —— <b>→</b> ĀBC                             |
| 1                | 0 | 0 | 0                                             |
| 1                | 0 | 1 | $1 \longrightarrow A\overline{B}C$            |
| 1                | 1 | 0 | 0                                             |
| 1                | 1 | 1 | 0                                             |
|                  |   |   |                                               |

Truth Table

# **CONVERSIONS** -Truth Table to SOP expression

- Implementation



Equivalent AND-OR circuit

$$Y = \overline{A}\overline{B}C + \overline{A}BC + A\overline{B}C$$

# CONVERSIONS -Truth Table to SOP expression

#### - Problem

Write a sum of product Boolean expression and draw their logic diagram for given truth table.

| A | B | C | r |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| О | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

#### **CONVERSIONS**

## - Truth Table to POS expression

**Step 1**: List the binary values of the input variables for which output is 0.

**Step 2**: Convert the binary values to the corresponding sum term by replacing each 1 with the corresponding variable complement and each 0 with the corresponding variable.

| $\boldsymbol{A}$ | В | $\boldsymbol{c}$ | $oldsymbol{V}$                                                 |
|------------------|---|------------------|----------------------------------------------------------------|
| 0                | 0 | 0                | 1                                                              |
| 0                | 0 | 1                | 1                                                              |
| 0                | 1 | 0                | 0 <del></del>                                                  |
| 0                | 1 | 1                | 1                                                              |
| 1                | 0 | 0                | 0 <del></del>                                                  |
| 1                | 0 | 1                | 1                                                              |
| 1                | 1 | 0                | 1                                                              |
| 1                | 1 | 1                | $0 \longrightarrow \overline{A} + \overline{B} + \overline{C}$ |
|                  |   |                  |                                                                |

Truth Table

$$F = (A + \overline{B} + C)(\overline{A} + B + C)(\overline{A} + \overline{B} + \overline{C})$$

# **CONVERSIONS** -Truth Table to POS expression

- Implementation

$$F = (A + \overline{B} + C)(\overline{A} + B + C)(\overline{A} + \overline{B} + \overline{C})$$



Equivalent OR-AND circuit

# **CONVERSIONS** -Truth Table to POS expression

#### - Problem

#### **Problem:**

Write a product of sum Boolean expression and draw their logic diagram for the given truth table.

#### Solution:



| $oldsymbol{A}$ | В | c | Y |
|----------------|---|---|---|
| 0              | 0 | 0 | 1 |
| 0              | 0 | 1 | 1 |
| 0              | 1 | 0 | 1 |
| 0              | 1 | 1 | 1 |
| 1              | 0 | 0 | 0 |
| 1              | 0 | 1 | 1 |
| 1              | 1 | 0 | 1 |
| 1              | 1 | 1 | 0 |

$$Y = (\overline{A} + \overline{B} + \overline{C}) \cdot (\overline{A} + B + C)$$

# **Review - Terms**

A variable is a symbol used to represent an action, a condition, or data. Each variable has a value of 1 or 0.

The complement represents the inverse of a variable; indicated by an over-bar or prime symbol. Thus, the complement of A is  $\overline{A}$  or A'

A literal is a variable or its complement.

When two or more product terms are summed by Boolean addition, the resulting expression is called sum-of-products (SOP).

When two or more sum terms are multiplied, the resulting expression is called **product-of-sums** (POS)

Minterm is a product term in which all variables in the domain must be present either in complemented or uncomplemented form.

A standard SOP expression is one in which all the variables in the domain appear in each product term in the expression (i.e) all terms in the expression must be minterms.

Maxterm is a sum term in which all variables in the domain must be present either in complemented or uncomplemented form.

A standard POS expression is one in which all the variables in the domain appear in each sum term in the expression. (i.e) all terms in the expression must be maxterms.

# Simplification of Boolean Expression

Karnaugh Map method

#### KARNAUGH MAP

# - Introduction

- ➤ Provides a systematic method for simplifying Boolean expression. Hence it is used to minimize the number of logic gates that are required in a digital circuit.
- ▶ Presents all possible values of input variables and the resulting output of each value.
- ➤ Karnaugh map is an array of cells in which each cell represents a binary value of the input variables.

If two variables are used, then a 2X2 map is used

If three variables are used, then a 2X4 or 4X2 map is used

If four variables are used, then a 4X4 map is used

If five variables are used, then a 8X4 map is used

Number of cells in the map = total number of input combinations

#### KARNAUGH MAP

# - Properties

Adjacent cells on a Karnaugh map are those that differ by only one variable. Arrows point between adjacent cells.

- •When going from one cell of the map to an adjacent cell will only require one variable to change.
- •When moving on the map only go right or left, up or down, never go on a diagonal.
- Also the map folds around its self so the going from a cell on the top right to one on the bottom right only changes one variable.



# Two variable Karnaugh Map

## - Introduction

| A | В | Product<br>term            |             |                           | $\overline{\mathcal{B}}$   | В        |
|---|---|----------------------------|-------------|---------------------------|----------------------------|----------|
| 0 | 0 | $\overline{A}\overline{B}$ |             | $\overline{\overline{A}}$ | $\overline{A}\overline{B}$ | ĀB       |
| 0 | 1 | $\overline{A}B$            | <del></del> | _                         | AD                         | AD       |
| 1 | 0 | $A\overline{B}$            |             | Α                         | $A\overline{B}$            | AB       |
| 1 | 1 | AB                         | •           |                           |                            | <u> </u> |

# Mapping Two variable Karnaugh Map - An Example

Map the following SOP expression of two variables

$$\mathbf{Y} \equiv \overline{A}B + A\overline{B} + AB$$

| A | В | Y  |                  |                       | $\overline{\mathcal{B}}$ | В |
|---|---|----|------------------|-----------------------|--------------------------|---|
| 0 | 0 | 0  | •                | _                     | _                        |   |
| 0 | 1 | 1— | $\overline{A}B$  | $\longrightarrow$ $A$ | U                        | 1 |
| 1 | 0 | 1— | $-A\overline{B}$ | 4                     | 1                        | 1 |
| 1 | 1 | 1- | <b>→</b> AB      | А                     | 1                        | 1 |

# Two variable Karnaugh Map

# - Another way of representation

| $m_0$ | $m_1$ |  |
|-------|-------|--|
| $m_2$ | $m_3$ |  |
| (a)   |       |  |



#### - Introduction

| A | В | С | Product<br>terms            |          |   |                            | <del>¯</del>                | С                |
|---|---|---|-----------------------------|----------|---|----------------------------|-----------------------------|------------------|
| 0 | 0 | 0 | $\overline{ABC}$            |          |   |                            |                             |                  |
| 0 | 0 | 1 | $\overline{A}\overline{B}C$ |          |   | $\overline{A}\overline{B}$ | $\overline{ABC}$            | $\overline{ABC}$ |
| 0 | 1 | 0 | $\overline{A}B\overline{C}$ |          |   | $\overline{A}B$            | $\overline{A}B\overline{C}$ | $\overline{A}BC$ |
| 0 | 1 | 1 | $\overline{A}BC$            |          | - | •                          |                             |                  |
| 1 | 0 | 0 | $A\overline{BC}$            |          |   | AB                         | $AB\overline{C}$            | ABC              |
| 1 | 0 | 1 | $A\overline{B}C$            |          |   | $A\overline{B}$            | $A\overline{B}\overline{C}$ | $A\overline{B}C$ |
| 1 | 1 | 0 | $AB\overline{C}$            |          |   |                            |                             |                  |
| 1 | 1 | 1 | ABC                         | <b>-</b> |   |                            |                             |                  |

# Mapping Three variable Karnaugh Map - An Example

Map the SOP expression  $Y = \overline{A}\overline{B}C + \overline{A}B\overline{C} + \overline{A}BC + A\overline{B}C + ABC$ 

| A | В | c | Y   |                                        |                            | $\overline{C}$ | C |
|---|---|---|-----|----------------------------------------|----------------------------|----------------|---|
| 0 | 0 | 0 | 0   |                                        | ſ                          |                |   |
| 0 | 0 | 1 | 1 — | $\overline{}\overline{A}\overline{B}C$ | $\overline{A}\overline{B}$ | 0              | 1 |
| 0 | 1 | 0 | 1 — | $ \overline{A}B\overline{C}$           |                            |                |   |
| 0 | 1 | 1 | 1 — | $\overline{}\overline{A}BC$            | <br>$\overline{A}B$        | 1              | 1 |
| 1 | 0 | 0 | 0   |                                        | 7                          |                |   |
| 1 | 0 | 1 | 1 — | <del>-</del> ABC                       | AB                         | 0              | 1 |
| 1 | 1 | 0 | 0   |                                        | _                          | _              |   |
| 1 | 1 | 1 | 1   | <del></del> ABC                        | AB                         |                | 1 |

## - Another way of representation

| $m_0$ | $m_1$ | $m_3$ | $m_2$ |
|-------|-------|-------|-------|
| $m_4$ | $m_5$ | $m_7$ | $m_6$ |

(a)

01 10 (b)

#### Four variable Karnaugh Map

#### - Introduction

| A | В | c | D | Product<br>Terms                                        | A | В | c | D | Product<br>Terms                           |
|---|---|---|---|---------------------------------------------------------|---|---|---|---|--------------------------------------------|
| 0 | 0 | 0 | 0 | $\overline{A} \ \overline{B} \overline{C} \overline{D}$ | 1 | 0 | 0 | 0 | $A \overline{B} \overline{C} \overline{D}$ |
| 0 | 0 | 0 | 1 | $\overline{A}  \overline{B}  \overline{C}  D$           | 1 | 0 | 0 | 1 | $A \overline{B} \overline{C} D$            |
| 0 | 0 | 1 | 0 | $\overline{ABCD}$                                       | 1 | 0 | 1 | 0 | $A \overline{B} C \overline{D}$            |
| 0 | 0 | 1 | 1 | $\overline{ABCD}$                                       | 1 | 0 | 1 | 1 | $AB\overline{C}D$                          |
| 0 | 1 | 0 | 0 | $\overline{A} B \overline{C} \overline{D}$              | 1 | 1 | 0 | 0 | $A B \overline{C} \overline{D}$            |
| 0 | 1 | 0 | 1 | $\overline{A} B \overline{C} D$                         | 1 | 1 | 0 | 1 | $AB\overline{C}D$                          |
| 0 | 1 | 1 | 0 | $\overline{A} BC\overline{D}$                           | 1 | 1 | 1 | 0 | $ABC\overline{D}$                          |
| 0 | 1 | 1 | 1 | $\overline{A} BCD$                                      | 1 | 1 | 1 | 1 | ABCD                                       |



|                            | $\overline{C}\overline{D}$                              | $\overline{C}D$                                | CD                                | $C\overline{D}$                              |
|----------------------------|---------------------------------------------------------|------------------------------------------------|-----------------------------------|----------------------------------------------|
| $\overline{A}\overline{B}$ | $\overline{A} \ \overline{B} \overline{C} \overline{D}$ | $\overline{A} \ \overline{B} \ \overline{C} D$ | $\overline{A} \ \overline{B} C D$ | $\overline{A} \ \overline{B} C \overline{D}$ |
| $\overline{A}B$            | $\overline{A}$ $B\overline{C}\overline{D}$              | $\overline{A} B \overline{C} D$                | $\overline{A}$ BCD                | $\overline{A}BC\overline{D}$                 |
| AB                         | $A B \overline{C} \overline{D}$                         | $AB\overline{C}D$                              | ABCD                              | $ABC\overline{D}$                            |
| $A\overline{B}$            | $A \ \overline{B} \overline{C} \overline{D}$            | $A\overline{B}\overline{C}D$                   | $A \ \overline{B} C D$            | $A \overline{B} C \overline{D}$              |

## Mapping Four variable Karnaugh Map

#### - An Example

Map the SOP expression Y =

$$\overline{A}B\overline{C}\overline{D}+A\overline{B}\overline{C}\overline{D}+\overline{A}B\overline{C}D+\overline{A}B\overline{C}D+\overline{A}B\overline{C}D$$
  
+  $A\overline{B}\overline{C}D+\overline{A}BCD+A\overline{B}CD+ABCD$ 

| A | В | C | D | Y   |          |                 | $\overline{C}\overline{D}$ | ر<br>م | CD    | <u>~</u> |
|---|---|---|---|-----|----------|-----------------|----------------------------|--------|-------|----------|
| О | O | 0 |   | 0   |          |                 | CD                         | 02     | 02    | U 2      |
| О | 0 | 0 | 1 | 1   |          |                 |                            |        |       |          |
| 0 | 0 | 1 | 0 | 0   |          | 75              | ١ ـ                        |        | ١ ـ ا | ı        |
| 0 | 0 | 1 | 1 |     |          | AB              | 0                          | 1      | 0     |          |
| 0 | 1 | 0 | 0 | 1   |          |                 |                            |        |       | ⊢        |
| 0 | 1 | 0 | 1 | 1   |          | $\overline{A}B$ | ١,                         | ١,     | ١,    | Ι.       |
| 0 | 1 | 1 | 0 | 0   |          | AD              | 1                          | 1      | 1     |          |
| 0 | 1 | 1 | 1 | 1 🚣 |          |                 |                            |        |       | $\vdash$ |
| 1 | 0 | 0 | 0 | 1 🔽 |          | AB              | lo                         | 1      | 1 1   | Ш        |
| 1 | 0 | 0 | 1 | 1   | <b>/</b> | 312             | ľ                          | 1      | 1 1   | l '      |
| 1 | 0 | 1 | 0 |     |          |                 |                            |        |       | $\vdash$ |
| 1 | 0 | 1 | 1 | 1   |          | $A\overline{B}$ | 1                          | 1      | 1     |          |
| 1 | 1 | 0 | 0 | 0   |          | nD              |                            |        |       |          |
| 1 | 1 | 0 | 1 | 1   |          |                 |                            |        |       |          |
| 1 | 1 | 1 | 0 | •   |          |                 |                            |        |       |          |
| 1 | 1 | 1 | 1 | 1   |          |                 |                            |        |       |          |

#### Four variable Karnaugh Map

## - Another way of representation

| $m_0$    | $m_1$    | $m_3$    | $m_2$    |
|----------|----------|----------|----------|
| $m_4$    | $m_5$    | $m_7$    | $m_6$    |
| $m_{12}$ | $m_{13}$ | $m_{15}$ | $m_{14}$ |
| $m_8$    | $m_9$    | $m_{11}$ | $m_{10}$ |

| \   | $\setminus yz$ | ,               |               |          | v        |                               |
|-----|----------------|-----------------|---------------|----------|----------|-------------------------------|
| WX  |                | 00              | 01            | 11       | 10       |                               |
|     |                | $m_0$           | $m_1$         | $m_3$    | $m_2$    |                               |
|     | 00             | w'x'y'z'        | w'x'y'z       | w'x'yz   | w'x'yz'  |                               |
|     |                |                 |               |          |          |                               |
|     |                |                 | $m_5$         | $m_7$    | $m_6$    |                               |
|     | 01             | w'xy'z'         | w'xy'z        | w'xyz    | w'xyz'   |                               |
|     | ,              |                 |               |          |          | $\begin{cases} x \end{cases}$ |
|     |                | $m_{12}$        | $m_{13}$      | $m_{15}$ | $m_{14}$ |                               |
|     | 11             | wxy'z'          | wxy'z         | wxyz     | wxyz'    |                               |
| w < |                |                 |               |          |          | J                             |
|     |                | $m_8$           | $m_9$         | $m_{11}$ | $m_{10}$ |                               |
|     | 10             | wx'y'z'         | wx'y'z        | wx'yz    | wx'yz'   |                               |
|     |                | $m_8$ $wx'y'z'$ | 8             |          |          |                               |
|     |                |                 | $\overline{}$ | 7        | ,        |                               |
|     |                |                 | (b)           |          |          |                               |

(a)

#### - Mapping a nonstandard SOP expression

- A Boolean expression must first be in standard form before you use a Karnaugh map.
- Numerical expansion is probably the most efficient approach to convert the nonstandard SOP expression to the standard SOP expression

## Karnaugh Map - Mapping a nonstandard SOP expression -An example

**Example**: Map the following expression on a Karnaugh map:

 $\overline{A} + A\overline{B} + AB\overline{C}$ 

Solution: Expand the terms numerically as follows:

| $\overline{A}$ | $^{+}$ $A\overline{B}$ $+$ | $AB\overline{C}$ |
|----------------|----------------------------|------------------|
| 000            | 100                        | 110              |
| 001            | 101                        |                  |
| 010            |                            |                  |
| 011            |                            |                  |

Each of the resulting binary values is mapped by placing a 1 in the appropriate cell of a 3 variables Karnaugh map



#### - Looping

- The expression for output x can be simplified by properly combining those squares in the K- map which contain 1s.
- •The process for combining these 1s is called looping
- Looping groups of two Pairs
- Looping groups of four Quads
- Looping groups of eight Octets

## - Looping groups of two (pairs)









### - Looping groups of four (quads)











- Looping groups of eight (octets)









### - Steps in simplification process

#### Steps to follow in using the K-map method for simplifying a Boolean expression:

- 1. Construct the K-map and place 1s in those squares corresponding to the 1s in the truth table. Place 0s in the other squares.
- 2. Examine the map for adjacent 1s and loop those 1s which are not adjacent to any other 1s. These are called **isolated 1**.
- 3. Next, look for those 1s which are adjacent to only one other. Loop any pair containing such a 1.
- 4. Loop any octet even if it contains some 1s that already been looped.
- 5. Loop any quad that contains one or more 1s that have not already been looped, making sure to use the minimum number of loops.
- 6. Loop any pairs necessary to include any 1s that have not yet been looped, making sure to use the minimum of loops.
- 7. Form the OR sum of all the product terms generated by each loop.

#### - Simplification process

Note that larger loop of 1s eliminate more variables.

- 1. loop of 2 eliminates one variable
- 2. loop of 4 eliminates two variables
- 3. loop of 8 eliminates three variables
- Looping a pair of adjacent 1s in a K-map eliminates the variable that appears in complemented and uncomplemented form.

#### Two variable Karnaugh Map

- Example in simplification process





- Examples in simplification process

Example 1:  $F(x, y, z) = \Sigma m(2, 3, 4, 5) = x'y + xy'$ 



- Examples in simplification process

Example 2: 
$$F = A'C + A'B + AB'C + BC = C + A'B$$



- Examples in simplification process

Example 3: $F(x, y, z) = \Sigma m(0, 2, 4, 5, 6) = z' + xy'$ 



54

#### Four variable Karnaugh Map

- Examples in simplification process

Example 1:  $F(w, x, y, z) = \Sigma m(0, 1, 2, 4, 5, 6, 8, 9, 12, 13, 14) = y' + w'z' + xz'$ 



Note: 
$$w'y'z' + w'yz' = w'z'$$
  
 $xy'z' + xyz' = xz'$ 

#### Four variable Karnaugh Map

- Examples in simplification process



Example 2: A'B'C' + B'CD' + A'BCD' + AB'C' = B'D' + B'C' + A'CD'

#### Four variable Karnaugh Map

- More Examples in simplification process



#### - SOP minimization Problem

Use a K-map to minimize the following SOP Boolean expression  $Y = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$ 

Put the 1s for the terms in their respective boxes and apply all possible looping



$$Y = AB + \overline{A}C + \overline{A}\overline{B}$$

#### - Don't Care Conditions

- Some logic circuits can be designed so that there are certain input conditions for which there are no specific output levels, usually because these input conditions will never occur.
- There will be certain combinations of input level where we "don't care" whether the output is HIGH or LOW.
- Use the "don't care" inputs (X) in the looping process if needed.

#### Karnaugh Map- Don't Care Conditions

#### - Examples





# Karnaugh Map - Don't Care Conditions - Problem 1

Design a combinational logic circuit that **controls an elevator** door in a three-storey building. There are 4 input conditions. M is a logic signal that indicates when the elevator is moving (M=1) or stopped (M=0). F1, F2 and F3 are floor indicator signals that are normally LOW, and they go HIGH only when the elevator is positioned at the level of that particular floor.

#### Karnaugh Map - Don't Care Conditions

#### - Problem 1

This problem refers to the circuit that controls an elevator door in a 3 story building.

#### There are 4 inputs:

**M:** Signal – indicates whether the elevator is moving

M = 1 (Elevator is moving)

M = 0 (Elevator is not moving)

F1, F2, F3: Floor indicators



(a)

| M F1 | 0  | 1 | × | 1 |
|------|----|---|---|---|
| M F1 | 10 | × | × | × |
| M F1 | 0  | x | × | × |
| M F1 | 0  | 0 | x | 0 |

| M | F1 | F2 | F3 | OPEN        |
|---|----|----|----|-------------|
| 0 | 0  | 0  | 0  | 0           |
| 0 | 0  | 0  | 1  | 1           |
| 0 | 0  | 1  | 0  | 1           |
| 0 | 0  | 1  | 1  | X           |
| 0 | 1  | 0  | 0  | 1           |
| 0 | 1  | 0  | 1  | X           |
| 0 | 1  | 1  | 0  | X           |
| 0 | 1  | 1  | 1  | X           |
| 1 | 0  | 0  | 0  | X<br>X<br>O |
| 1 | 0  | 0  | 1  | 0           |
| 1 | 0  | 1  | 0  | 0           |
| 1 | 0  | 1  | 1  | X           |
| 1 | 1  | 0  | 0  | 0           |
| 1 | 1  | 0  | 1  | X           |
| 1 | 1  | 1  | 0  | ×××         |
| 1 | 1  | 1  | 1  | X           |



# Karnaugh Map - Don't Care Conditions - Problem 2

In designing a problem involving BCD code:

- There are six invalid combinations: 1010, 1011, 1100, 1101, 1110 and 1111.
- Since these disallowed states will never occur in an application involving the BCD code, they can be treated as don't care terms with respect to their effect on the output.
- That is for don't care terms either a 1 or a 0 may be assigned to the output; it really does not matter since they will never occur.

Design a combinational circuit for detecting the decimal digits 7,8, and 9 in 8421 BCD code.

| A | B | C | D | Output<br>Y      |
|---|---|---|---|------------------|
|   | 0 | 0 | 0 | 0                |
| 0 | 0 | 0 | 1 | 0                |
| 0 | 0 | 1 | 0 | 0                |
| 0 | 0 | 1 | 1 | О                |
| 0 | 1 | 0 | 0 | 0                |
| 0 | 1 |   | 1 | О                |
| 0 | 1 | 1 | 0 | 0                |
| 0 | 1 | 1 | 1 | 1                |
| 1 | 0 |   | 0 | 1                |
| 1 | 0 | 0 | 1 | 1                |
| 1 | 0 | 1 | 0 | <b>&gt;</b>      |
| 1 | 0 | 1 | 1 | <b>&gt;</b>      |
| 1 | 1 |   | 0 | ×                |
| 1 | 1 | 0 | 1 | ≥=               |
| 1 | 1 | 1 | 0 | X<br>X<br>X<br>X |
| 1 | 1 | 1 | 1 | <u>×</u>         |

### Karnaugh Map - Don't Care Conditions

#### - Problem 2



Without don't cares  $Y = A\overline{B}\overline{C} + \overline{A}BCD$ 



With don't cares Y = A + BCD

## - Mapping POS expression

- For a POS expression in standard form, a 0 is placed on the Karnaugh map for each sum term in the expression.
- Each 0 is placed in a cell corresponding to the value of a sum term.
- The cells that do not have a 0 are the cells for which the expression is 1.



#### - Simplifying POS expression

- The process for minimizing a POS expression is basically the same as for an SOP expression except that grouping 0s to produce minimum sum terms instead of grouping 1s to produce minimum product terms.
- The steps for grouping the 0s are the same as those for grouping the 1s.

## Karnaugh Map - Simplifying POS expression - An example

**Example:** Use a Karnaugh map to minimize the following standard POS expression:

$$(A+B+C)(A+B+\overline{C})(A+\overline{B}+C)(A+\overline{B}+\overline{C})(\overline{A}+\overline{B}+C)$$

Solution: The combination of binary values of the expression are

$$(0+0+0)(0+0+1)(0+1+0)(0+1+1)(1+1+0)$$

The standard POS expression is mapped and the cells are grouped as shown.

The sum term for each blue group is shown in the figure and the resulting minimum POS expression is

$$A(\overline{B}+C)$$



Grouping the 1s as shown by gray areas yields an SOP expression that is equivalent to grouping the 0s

$$AC + AB = A(B + C)$$

## Design of Combinational Logic Circuits

- Part 2 of 2

- ➤ Design of Combinational Logic Circuit from the given problem statement/ Boolean expression/Truth Table
- >Universality of NAND/NOR gates

### Design of Combinational Logic Circuit

#### Combinational Logic Circuits

- Combinational logic is defined as that class of digital circuits where at any given time, the state of all outputs depends only upon the values of the inputs at that time and not upon any previous states.
- A combinational logic circuit may be regarded as a black box having N input lines and P output lines, each of which carries a digital function which can have only two possible values, commonly denoted as 0 or 1

| Input |                           | Output |
|-------|---------------------------|--------|
|       | Combinational<br>Circuits |        |
|       |                           |        |

#### Combinational Logic Circuit

- From the given boolean expression



The AND operations forming the two individual terms, AB and CDE, must be performed before the terms can be ORed.



Logic circuit for X = AB + CDE.

# Design of Combinational Logic Circuit using AND-OR gates

# - Steps involved

- ✓ Set up the truth table.
- ✓ Write the AND term for each case where the output is a 1.
- ✓ Write the sum of products expression for the output.
- ✓ Simplify the output expression using Boolean algebra rules, laws, theorems / using Karnaugh map method.
- ✓ Implement the circuit for the final expression.

# - From the given problem statement

#### **Problem Statement:**

Design a three input logic circuit whose output will be high when a majority of the inputs are high (Use AND-OR gates)

#### **Solution:**

Step 1: Set up truth table

| A | В | C | Y |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

- From the given problem statement

#### Step 2: Write the AND term for each case where the output is 1

$$\overline{A}BC$$
,  $A\overline{B}C$ ,  $AB\overline{C}$ , and  $ABC$ 

# Step 3: Simplify the output expression using Boolean algebra/K-map method

$$Y = \overline{A}BC + ABC + A\overline{B}C + ABC + AB\overline{C} + ABC$$

$$Y = BC(\overline{A} + A) + AC(\overline{B} + B) + AB(\overline{C} + C)$$

$$Y = BC + AC + AB$$

- From the given problem statement

**Step 4: Implement the expression using AND-OR gates** 



- From the given truth table

#### **Exercise**

Design a logic circuit for following truth table

| A | В | C | Y |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |

# Universality of NAND/NOR Gates

#### Universality of NAND gates

- Construction of NOT, AND, OR and NOR gates using only NAND gates



(d) Four NAND gates used as a NOR gate

#### Universality of NOR gates

- Construction of NOT, OR, AND and NAND gates using only NAND gates



(d) Four NOR gates used as a NAND gate

# - Using only NAND gates

NAND gate can function as either a NAND or a negative-OR because, by DeMorgan's theorem,

NAND 
$$\overline{AB} = \overline{A} + \overline{B}$$
 Negative-OR

Consider the NAND logic in figure below. The output expression is developed in the following steps:

$$X = (\overline{AB})(\overline{CD}) = (\overline{A} + \overline{B})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{B}) + (\overline{C} + \overline{D})$$

$$= \overline{AB} + \overline{CD}$$

$$= AB + CD$$

NAND logic for X = AB + CD

$$D = (\overline{A} + \overline{B})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{B})(\overline{C} + \overline{D})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{B})(\overline{C} + \overline{D})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{C})(\overline{C} + \overline{D})(\overline{C} + \overline{D})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{C})(\overline{C} + \overline{D})(\overline{C} + \overline{D})(\overline{C} + \overline{D})(\overline{C} + \overline{D})$$

$$= (\overline{A} + \overline{C})(\overline{C} +$$

- Using only NAND gates

#### **Steps involved:**

- ➤ Simplify the boolean expression in SOP form
- ➤ Double negate the expression
- Apply DeMorgan's theorem to the inner negation to get the NAND-NAND form.

#### Combinational logic circuit using NAND gates

- Development of AND-OR equivalent

Development of the AND-OR equivalent of the circuit



(a) Original NAND logic diagram showing effective gate operation relative to the output expression



- (b) Equivalent NAND/Negative-OR logic diagram
- (c) AND-OR equivalent

#### Simplification of Combinational logic circuit using NAND gates

- Using Dual symbols

Illustration of the use of the appropriate dual symbols in a NAND logic diagram.

All logic diagrams using NAND gates should be drawn with each gate represented by either NAND symbol or the equivalent negative-OR symbol to reflect the operation or the gate within the logic circuit.



(a) Several Boolean steps are required to arrive at final output expression.

The NAND symbol and the negative-OR symbol are called **dual symbols**.



(b) Output expression can be obtained directly from the function of each gate symbol in the diagram.

# - Using only NOR gates

A NOR gate can function as either a NOR or a negative-AND, as shown by DeMorgan's theorem.

Consider the NOR logic in fig. below. The output expression is developed as follows:

$$X = \overline{(\overline{A+B}) + (\overline{C+D})} = \overline{(\overline{A+B})}\overline{(\overline{C+D})}$$
$$= (A+B)(C+D)$$

NOR logic for 
$$X = (A + B)(C + D)$$



# - Using only NOR gates

#### **Steps involved:**

- ➤ Simplify the boolean expression in POS form
- ➤ Double negate the expression
- Apply DeMorgan's theorem to the inner negation to get the NOR-NOR form.

#### Combinational logic circuit using NOR gates

- Development of OR-AND equivalent

The circuit in fig can be redrawn in part (b) with a negative-AND symbol for gate  $G_1$ 



#### Simplification of Combinational logic circuit using NOR gates

#### - Using Dual symbols



Illustration of the use of the appropriate dual symbols in a NOR logic diagram.

(a) Final output expression is obtained after several Boolean steps.



(b) Output expression can be obtained directly from the function of each gate symbol in the diagram.

# References

Slides adopted from the books

- 1. Thomas L.Floyd, "Digital Fundamentals," 11<sup>th</sup> Edition, Prentice Hall, 2014 (ISBN10:0132737965/ISBN13:9780132737968)
- M.Morris Mano and Michael D. Ciletti, "Digital Design," 5th Edition, Pearson Education International, 2012
- Ronald J.Tocci, Neal S.Widmer, and Gregory L.Moss, "Digital Systems- Principles and Application"- 11<sup>th</sup> Edition, Pearson Education International, 2011 (ISBN: 9780135103821)