## CMOS SRAM

#### 32K x 8 Bit Static RAM

#### **FEATURES**

- Fast Access Time: 80,100,120 ns (max.)
- Low Power Dissipation Standby (CMOS): 10µW (typ.) L/LL-Version Operating: 247.5mW (max.)
- Single 5V ± 10% Power Supply
- TTL compatible inputs and outputs
- Fully Static Operation
  - -No clock or refresh required
- Three State Output
- Low Data Retention Voltage: 2V (min.)
- · JEDEC Standard pin Configuration KM62256AP/ALP/ALP-L: 28-pin DIP (600 mil.) KM62256AG/ALG/ALG-L: 28-pin SOP (330 mil.)

#### GENERAL DESCRIPTION

The KM62256A/AL/AL-L is 262,144-bit high-speed Static Random Access Memory organized as 32,768 words by 8 bit.

The device is fabricated using Samsung's advanced CMOS technology with polyresistors.

The KM62256A/AL/AL-L has an output enable input for precise control of the data outputs. It also has a chip select input for the minimum current power down mode. The KM62256A/AL/AL-L has been designed for high speed and low power applications.

It is particularly well suited for battery back-up nonvolatile memory applications.

#### FUNCTIONAL BLOCK DIAGRAM

#### PIN CONFIGURATION



|                      |   | _ |   |       |      |
|----------------------|---|---|---|-------|------|
| A14   1              | 0 | / | ノ | 28    | Vcc  |
| A12 2                |   |   |   |       | WE   |
| A7 [3                |   |   |   |       | A13  |
| A6 4                 |   |   |   |       | A8   |
| A5 5                 |   |   |   | T     | Α9   |
| A4 6                 |   |   |   |       | A11  |
| A3 [7]               |   |   |   | 1     | ŌĒ   |
| A2 _8                |   |   |   | 21    | A10  |
| A1 [9]               |   |   |   |       | cs   |
| A0 10                | İ |   |   |       | 1/08 |
| 1/01 11              |   |   |   | 18    |      |
| 1/02 [12             |   |   |   | 17    | 1/06 |
| 1/03 [13             |   |   |   | 16    | 1/05 |
| V <sub>SS</sub> [14] |   |   |   | Ĩ5,   | 1/04 |
|                      | L |   |   | <br>j |      |

| Pin Name                           | Pin Function       |
|------------------------------------|--------------------|
| A <sub>0</sub> -A <sub>14</sub>    | Address Inputs     |
| WE                                 | Write Enable       |
| CS                                 | Chip Select        |
| ŌĒ                                 | Output Enable      |
| I/O <sub>1</sub> -I/O <sub>8</sub> | Data Input/Outputs |
| V <sub>cc</sub>                    | Power ( + 5V)      |
| V <sub>ss</sub>                    | Ground             |

#### **ABSOLUTE MAXIMUM RATINGS\***

| Item                                                          | Symbol                             | Rating                    | Unit |  |
|---------------------------------------------------------------|------------------------------------|---------------------------|------|--|
| Voltage on Any Pin Relative to V <sub>ss</sub>                | V <sub>IN</sub> , V <sub>OUT</sub> | - 0.5 to 7.0              | V    |  |
| Voltage on V <sub>CC</sub> Supply Relative to V <sub>SS</sub> | V <sub>cc</sub>                    | -0.5 to 7.0               | ٧    |  |
| Power Dissipation                                             | · P <sub>D</sub>                   | 1.0                       | W    |  |
| Storage Temperature                                           | T <sub>stg</sub>                   | - 65 to + 150             | °C   |  |
| Operating Temperature                                         | T <sub>A</sub>                     | 0 to 70                   | °C   |  |
| Soldering Temperature and Time                                | T <sub>soider</sub>                | 260°C, 10 sec (Lead only) |      |  |

<sup>\*</sup>Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED OPERATING CONDITIONS (TA = 0 to 70°C)

| Item               | Symbol          | Min    | Тур | Max                  | Unit |
|--------------------|-----------------|--------|-----|----------------------|------|
| Supply Voltage     | V <sub>CC</sub> | 4.5    | 5.0 | 5.5                  | ٧    |
| Ground             | V <sub>ss</sub> | 0      | 0   | 0                    | V    |
| Input High Voltage | V <sub>IH</sub> | 2.2    |     | V <sub>∞</sub> + 0.5 | ٧    |
| Input Low Voltage  | V <sub>IL</sub> | - 0.5* |     | 0.8                  | ٧    |

<sup>\*</sup>  $V_{IL}(min.) = -3.0V$  for  $\leq 50$ ns pulse

## DC AND OPERATING CHARACTERISTICS

(Ta = 0 to 70°C,  $V_{CG} = 5V \pm 10\%$ , unless otherwise specified)

| Item                              | Symbol           | Test Conditions                                                                                                             | Min | Тур* | Max | Unit |    |
|-----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|----|
| Input Leakage Current             | lu               | V <sub>IN</sub> = V <sub>SS</sub> to V <sub>CC</sub>                                                                        |     | -1   |     | 1    | μΑ |
| Output Leakage Current            | ILO              | $\overline{CS} = V_{IH} \text{ or } \overline{OE} = V_{IH} \text{ or } \overline{WE} = V_{INO} = V_{SS} \text{ to } V_{CC}$ | -1  |      | 1   | μΑ   |    |
| Operating Power<br>Supply Current | I <sub>CC1</sub> | $\overline{CS} = V_{IL}, V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{I-O} = OmA$                                             |     |      | 45  | mA   |    |
| Average Operating<br>Current      | I <sub>CC2</sub> | Min Cycle, 100% Duty, $\overline{CS} = V$                                                                                   |     | 35   | 70  | mA   |    |
|                                   | I <sub>SB</sub>  | CS = V <sub>IH</sub>                                                                                                        |     |      |     | 2    | mA |
| Standby Power                     |                  |                                                                                                                             |     |      |     | 1    | mA |
| Supply Current                    | I <sub>SB1</sub> | CS≥V <sub>CC</sub> =0.2V,<br>V <sub>IN</sub> ≥V <sub>CC</sub> =0.2Vor V <sub>IN</sub> ≤0.2V                                 | L   |      | 2   | 100  | μΑ |
|                                   |                  | VINSVCC-U.2VOF VINSU.2V                                                                                                     |     |      | 2   | 50   | μΑ |
| Output Low Voltage                | VoL              | I <sub>OL</sub> = 2.1mA                                                                                                     |     |      |     | 0.4  | ٧  |
| Output High Voltage               | V <sub>OH</sub>  | I <sub>OH</sub> = -1mA                                                                                                      |     | 2.4  |     |      | ٧  |

<sup>\*</sup> Typ.: V<sub>CC</sub> = 5V, Ta = 25°C



# **CMOS SRAM**

# CAPACITANCE (f = 1MHz, T<sub>A</sub> = 25°C)

| Item                     | Symbol           | Test Condition        | Min | Max | Unit |
|--------------------------|------------------|-----------------------|-----|-----|------|
| Input Capacitance        | C <sub>IN</sub>  | V <sub>IN</sub> = 0V  | _   | 6   | pF   |
| Input/Output Capacitance | C <sub>1/0</sub> | V <sub>1/O</sub> = 0V | _   | 8   | pF   |

<sup>\*</sup> Note: Capacitance is sampled and not 100% tested.

# **AC CHARACTERISTICS**

**TEST CONDITIONS** (Ta = 0 to 70°C,  $V_{CC} = 5V \pm 10\%$ , unless otherwise specified)

| Parameter                                | Value                       |
|------------------------------------------|-----------------------------|
| Input Pulse Level                        | 0.8 to 2.4V                 |
| Input Rise and Fall Time                 | 5ns                         |
| Input and Output Timing Reference Levels | 1.5V                        |
| Output Load                              | C <sub>L</sub> =100pF+1 TTL |

#### **TEST CIRCUIT**



\* Including Scope and Jig Capacitance

#### **READ CYCLE**

| Parameter                          | Symbol           | KM62256A-8<br>KM62256AL-8<br>KM62256AL-8L |     | KM62256A-10<br>KM62256AL-10<br>KM62256AL-10L |     | KM62256A-12<br>KM62256AL-12<br>KM62256AL-12L |     | Unit |
|------------------------------------|------------------|-------------------------------------------|-----|----------------------------------------------|-----|----------------------------------------------|-----|------|
|                                    |                  | Min                                       | Max | Min                                          | Max | Min                                          | Max |      |
| Read Cycle Time                    | t <sub>RC</sub>  | 80                                        |     | 100                                          |     | 120                                          |     | ns   |
| Address Access Time                | t <sub>AA</sub>  |                                           | 80  |                                              | 100 |                                              | 120 | ns   |
| Chip Select to Output              | tco              |                                           | 80  | 1                                            | 100 |                                              | 120 | ns   |
| Output Enable to Valid Output      | toE              |                                           | 40  |                                              | 50  |                                              | 60  | ns   |
| Chip Enable to Low-Z Output        | t <sub>LZ</sub>  | 5                                         |     | 10                                           |     | 10                                           |     | ns   |
| Output Enable to<br>Low-Z Output   | toLZ             | 5                                         |     | 5                                            |     | 5                                            |     | ns   |
| Chip Disable to<br>High-Z Output   | t <sub>HZ</sub>  | 0                                         | 30  | 0                                            | 35  | 0                                            | 40  | ns   |
| Output Disable to<br>High-Z Output | t <sub>OHZ</sub> | 0                                         | 30  | 0                                            | 35  | 0                                            | 40  | ns   |
| Output Hold from<br>Address Change | t <sub>он</sub>  | 5                                         |     | 10                                           |     | 10                                           |     | ns   |



**CMOS SRAM** 

# WRITE CYCLE

| Parameter                     | Symbol          | KM62256A-8<br>KM62256AL-8<br>KM62256AL-8L |     | KM62256A-10<br>KM62256AL-10<br>KM62258AL-10L |     | KM62256A-12<br>KM62256AL-12<br>KM62256AL-12L |     | Unit |
|-------------------------------|-----------------|-------------------------------------------|-----|----------------------------------------------|-----|----------------------------------------------|-----|------|
|                               |                 | Min                                       | Max | Min                                          | Max | Min                                          | Max | 1    |
| Write Cycle Time              | twc             | 80                                        |     | 100                                          |     | 120                                          |     | ns   |
| Chip Select to End of Write   | tow             | 70                                        |     | 80                                           |     | 85                                           |     | ns   |
| Address Set-Up Time           | t <sub>AS</sub> | 0                                         |     | 0                                            |     | 0                                            |     | ns   |
| Address Valid to End of Write | t <sub>AW</sub> | 70                                        |     | 80                                           |     | 85                                           |     | ns   |
| Write Pulse Width             | t <sub>WP</sub> | 55                                        |     | 60                                           |     | 70                                           |     | ns   |
| Write Recovery Time           | twe             | 0                                         |     | 0                                            |     | 0                                            |     | ns   |
| Write to Output High-Z        | twz             | 0                                         | 30  | 0                                            | 35  | 0                                            | 40  | ns   |
| Data to Write Time Overlap    | tow             | 40                                        |     | 50                                           |     | 60                                           |     | ns   |
| Data Hold from Write Time     | t <sub>DH</sub> | 0                                         |     | 0                                            |     | 0                                            |     | ns   |
| End Write to Output Low-Z     | tow             | 5                                         | 1   | 10                                           |     | 10                                           |     | ns   |

#### **TIMING DIAGRAMS**

#### **TIMING WAVEFORM OF READ CYCLE NO: 1**

 $(\overline{CS} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH})$ 





# **CMOS SRAM**

# TIMING WAVEFORM OF READ CYCLE NO. 2 (WE = V<sub>H</sub>) (Note 1, 2, 3, 4)



#### TIMING WAVEFORM OF WRITE CYCLE NO. 3 (OE Clocked) (Note 5, 6, 7, 8)



**CMOS SRAM** 

# TIMING WAVEFORM OF WRITE CYCLE NO. 4 (OE Low Fixed) (Note 5, 6, 7, 8, 9)



- Notes: 1.  $t_{HZ}$  and  $t_{OHZ}$  are defined as the time at which the outputs achieve the open circuit condition and are not referenced to the  $V_{OH}$  or  $V_{OL}$  Level.
  - At any given temperature and voltage condition, t<sub>HZ</sub>(max) is less than t<sub>LZ</sub>(min) both for a given device and from device to device.
  - 3. WE is high for Read Cycle.
  - 4. Address valid prior to or coincident with  $\overline{\text{CS}}$  transition Low.
  - 5. A write occurs during the overlap  $(t_{WP})$  of a low  $\overline{CS}$  and low  $\overline{WE}$ .
  - 6. During this period, I/O pins are in the output state. The input signals out of phase must not applied.
  - 7. CS or WE must be high during address transition state.
  - 8. If OE is high, I/O pins remain in a high-impedance state.
  - 9.  $\overline{OE}$  is continuously low. ( $\overline{OE} = V_{IL}$ )

#### **FUNCTIONAL DESCRIPTION**

| cs | WE | ŌĒ | Mode           | I/O Pin          | V <sub>CC</sub> Current            |
|----|----|----|----------------|------------------|------------------------------------|
| Н  | X* | Х  | Power Down     | High-Z           | I <sub>SB</sub> , I <sub>SB1</sub> |
| L  | Н  | Н  | Output Disable | High-Z           | Icc                                |
| L  | Н  | L  | Read           | D <sub>OUT</sub> | Icc                                |
| L  | L  | ×  | Write          | D <sub>IN</sub>  | Icc                                |

<sup>\*</sup> Note: X means Don't Care.



# DATA RETENTION CHARACTERISTICS (TA = 0 to 70°C)

| Parameter                          | Symbol           | Test Conditions                            |     | Min                | Тур | Max  | Unit |
|------------------------------------|------------------|--------------------------------------------|-----|--------------------|-----|------|------|
| V <sub>cc</sub> for Data Retention | V <sub>DR</sub>  | CS≥V <sub>CC</sub> 0.2V                    | 2.0 |                    | 5.5 | ٧    |      |
| Data Retention Current             | I <sub>DR</sub>  | $\frac{V_{CC} = 3V}{CS} \ge V_{CC} - 0.2V$ | L   |                    | 1   | 50   | μА   |
|                                    |                  |                                            | LL  |                    | 1   | 20 * | μA   |
| Data Retention Set-up Time         | t <sub>SDR</sub> | See Data Retention                         |     | 0                  |     |      | ns   |
| Recovery Time                      | t <sub>RDR</sub> | Wave forms (below                          | /)  | t <sub>RC</sub> ** |     |      | ns   |

<sup>\*</sup>  $3\mu A$  (max.) at  $0^{\circ}C \sim 40^{\circ}C$ 

# DATA RETENTION WAVEFORM (CS Controlled)



<sup>\*\*</sup> t<sub>RC</sub> = Read cycle time

# **CMOS SRAM**

# PACKAGE DIMENSIONS 28 PIN PLASTIC DUAL IN LINE PACKAGE

Unit: Inches (Millimeters)



#### 28 PIN PLASTIC SMALL OUT LINE PACKAGE



