# Report on Lab05: Pipeline CPU

## **Objective**

实现支持 add, addi, lw, sw, beq, jal 六条指令的基于 risc-v 指令集架构的5-stage流水线CPU, 实现Forwarding, Hazard Detection Unit模块,解决6条指令间控制相关与数据线管。配合PDU模块在FPGAOL上运行 hazard.s, fibonacci.s。

#### **Structure**

#### 项目结构如下

integration

用于将CPU和PDU连接,并将FPGAOL平台上的LED灯和switch等传递至PDU。

- o CPU
  - ALU
  - Register File

写优先寄存器堆。 (本质上属于Forwarding)

- Instruction Memory
- Data Memory Manage用于处理内存地址与外设的映射
  - data memory
- Immediate Generator
- Hazard Detection Unit
- Forwarding Unit
- o PDU

使用已提供的PDU模块

Datapath



#### 图中与实际实现的不同之处:

- 1. ALU第二个操作数可来自ID/EX段Immediate寄存器,或Forwarding\_B所控制多路选择器的输出。图中未标示出此多路选择器。
- 2. 在我的实现中,ID/EX, EX/MEM, MEM/WB的段寄存器中含有完整的Control信号,并未删去 后期阶段未使用的信号。这样实现便于向PDU模块提供调试信息,同时使代码更加简洁。
- 3. beq 的判断阶段由图示的ID延迟至EX。这样实现是因为,提前跳转判断时机可能引起更复杂的Data Hazard探测逻辑. 如

```
1 | add x1, x2, x3
2 | beq x0, x1, label
```

会要求在两条指令中stall以避免相关。

在EX段跳转需要ID/EX段寄存器也具有Flush控制信号。

用于计算 PC + (Imm << 1) 的加法器也移至EX段。其中 PC 是ID/EX段寄存器中的PC寄存器。

### **Implementation**

下面介绍CPU各模块的实现

写优先的实现:

- o ALU
  - 一个带有 zero 位的纯组合逻辑ALU
- o register file 32\*32bit 同步写,异步读,写优先。

```
1  if(ra0 == wa && ra0 != 5'b0)
2    rd0 = wd;
3  else
4    rd0 = regfile[ra0];
5  if(ra1 == wa && ra1 != 5'b0)
7    rd1 = wd;
8  else
9    rd1 = regfile[ra1];
```

instruction memory

256\*32bit 分布式存储器。

data memory manager

将data memory包装,处理地址对应外设时的情形

```
data_mem dm(.clk(clk), .a(mem_a), .d(d), .we(we), .spo(mem_rd),
dpra(debug_addr), .dpo(debug_data));
```

```
1 // Write
   if(we) begin
2
      if(a[8])begin // device
3
           io\_addr <= \{a[5:0], 2'b0\};
4
5
           io_dout <= d;</pre>
6
           io_we <= 1;
7
      end
8
        else begin // memory
9
           io_we <= 0;
10
            mem_a \ll a[7:0];
11
        end
12 end
```

```
1  // Read
2  if(a[8])begin // device
3    io_addr <= {a[7:0], 2'b0};
4    spo <= io_din;
5  end
6  else begin //memory
7    mem_a <= a[7:0];
8    spo <= mem_rd;
9  end</pre>
```

Immediate Generator

```
always @(*) begin
1
2
       case (instr[6:0])
3
        addi_op: imm <= {{20{instr[31]}},instr[31:20]};</pre>
4
        lw_op : imm <= {{20{instr[31]}},instr[31:20]};</pre>
        sw_op : imm <= {{20{instr[31]}},instr[31:25],instr[11:7]};</pre>
5
6
        beq_op : imm <= {{20{instr[31]}}}, instr[31], instr[7],</pre>
   instr[30:25], instr[11:8]};
7
        jal_op : imm <= {{12{instr[31]}}}, instr[31],instr[19:12],</pre>
   instr[20], instr[30:21]};
8
        endcase
9
   end
```

Forwarding Unit

```
// ForwardingA
if(EX_M_RegWrite && EX_M_Rd!=0 && EX_M_Rd == ID_EX_Rs1)
ForwardingA = 2'b10;
else if(M_WB_RegWrite && M_WB_Rd != 0 && M_WB_Rd == ID_EX_Rs1)
ForwardingA = 2'b01;
else
ForwardingA = 2'b0;

// ForwardingB
...
```

Hazard Detection Unit

```
1 if(ID_EX_MemRead && // Indicates it's `lw`
   (ID_EX_Rd == IF_ID_Rs1 || ID_EX_Rd == IF_ID_Rs2)) begin // There is
    a hazard
3
        PCWrite = 0;
4
        IF_ID_Write = 0;
5
       ID_EX_Src = 1;
6 end
7
   else begin
8
        PCWrite = 1;
9
        IF_ID_Write = 1;
10
        ID_EX_Src = 0;
11 end
```

CPU\_pl

在实现以上基础模块后,CPU模块负责将各部分实例化、描述各流水段行为、IO间连接、维护 pc 等操作

1. Control信号

```
1
  always @(*) begin
2
       case (IF_ID_Instruction[6:0])
3
       add_op : signals = RegWrite ;
4
       addi_op: signals = ALUSrc | RegWrite ;
       lw_op : signals = MemRead | MemtoReg | ALUSrc | RegWrite;
5
6
       sw_op : signals = MemWrite | ALUSrc ;
7
       beq_op : signals = Branch ;
8
       jal_op : signals = Jal
9
       default: signals = 7'b0
```

```
10 endcase
11 end
12
13 assign IF_Flush = PCSrc;
14 assign ID_Flush = PCSrc;
```

#### 2. 模块实例化

```
InstructionMem im(
 1
 2
         .a(PC[9:2]),
 3
         .spo(ir_wire),
         .clk(clk),
 4
 5
         .we(0)
 6
    );
 7
    Registers r(
 8
         .clk(clk),
 9
         .ra0(IF_ID_Instruction[19:15]),
10
         .ra1(IF_ID_Instruction[24:20]),
        .wa(M_WB_Rd),
11
12
        .we(SigMEMWB[6]),
13
         .wd(reg_wd),
         .rd0(reg_rd1),
14
15
         .rd1(reg_rd2),
16
         .debug_addr(m_rf_addr),
17
         .debug_data(rf_data)
18
    );
19
    ImmGen ig(
20
         .instr(IF_ID_Instruction),
21
         .imm(imm)
22
    );
23
    HazardDetectionUnit hdu(
24
         .ID_EX_MemRead(SigIDEX[2]),
25
         .ID_EX_Rd(ID_EX_Rd),
26
        .IF_ID_Rs1(IF_ID_Instruction[19:15]),
27
        .IF_ID_Rs2(IF_ID_Instruction[24:20]),
28
        .PCWrite(PCWrite),
29
        .IF_ID_Write(IF_ID_Write),
30
         .ID_EX_Src(ID_EX_Src)
31
    );
32
    ALU alu(
33
         .a(ALU_a),
34
         .b(ALU_b),
35
         .f(ALU_op),
36
         .y(ALURes),
37
         .z(zero)
38
    );
39
    ForwardingUnit fu(
40
         .ID_EX_Rs1(ID_EX_Rs1),
41
        .ID_EX_Rs2(ID_EX_Rs2),
42
         .EX_M_Rd(EX_M_Rd),
43
        .M_WB_Rd(M_WB_Rd),
44
        .EX_M_RegWrite(SigEXMEM[6]),
45
         .M_WB_RegWrite(SigMEMWB[6]),
46
         .ForwardingA(ForwardingA),
47
         .ForwardingB(ForwardingB)
48
    );
49
    DataMemManage dmm(
```

```
50
         .clk(clk),
51
         .a(EX_M_ALURes[10:2]),
52
         .d(EX_M_ALU_b),
53
        .we(SigEXMEM[4]),
54
         .spo(dmem_rd),
55
         .io_addr(io_addr),
56
        .io_dout(io_dout),
57
         .io_we(io_we),
58
        .io_din(io_din),
59
         .debug_addr(m_rf_addr),
60
         .debug_data(m_data)
61
   );
```

3. IF

```
always @(*) begin
 2
         PCSrc = SigIDEX[1] || (SigIDEX[0] && zero);
 3
    end
 4
    always @(*) begin
 5
         if(PCWrite) begin
 6
             if(PCSrc)
 7
                  next_pc = ID_EX_PC + (ID_EX_Imm << 1);</pre>
 8
             else
 9
                  next\_pc = PC + 4;
10
         end
11
         else
12
             next_pc = PC;
13
    end
14
    always @(posedge clk, posedge rst) begin
15
         if(rst)
16
             PC <= 32'h3000;
17
         else begin
18
             PC <= next_pc;</pre>
19
             if(IF_ID_Write) begin
20
                  if(IF_Flush)begin
21
                      IF_ID_PC <= 32'b0;</pre>
22
                      IF_ID_Instruction <= 32'b0;</pre>
23
                  end
24
                  else begin
25
                      IF_ID_PC <= PC;</pre>
26
                      IF_ID_Instruction <= ir_wire;</pre>
27
                  end
28
             end
29
             else begin
30
                  IF_ID_PC <= IF_ID_PC;</pre>
31
                  IF_ID_Instruction <= IF_ID_Instruction;</pre>
32
             end
33
         end
34
    end
```

4. ID

```
1 always @(posedge clk) begin
2    if(ID_Flush)begin
3    {ID_EX_Rs1, ID_EX_Rs2, ID_EX_RegData1, ID_EX_RegData2, ID_EX_Rd, ID_EX_Imm, ID_EX_PC}
```

```
4
              = 89'b0;
 5
         end
 6
         else begin
 7
              ID_EX_Rs1 <= IF_ID_Instruction[19:15];</pre>
 8
              ID_EX_Rs2 <= IF_ID_Instruction[24:20];</pre>
 9
              ID_EX_RegData1 <= reg_rd1;</pre>
10
              ID_EX_RegData2 <= reg_rd2;</pre>
              ID_EX_Rd <= IF_ID_Instruction[11:7];</pre>
11
12
              ID_EX_Imm <= imm;</pre>
13
              ID_EX_PC <= IF_ID_PC;</pre>
14
         end
15
         if(ID_EX_Src || ID_Flush)
16
17
              SigIDEX <= 8'b0;
18
         else
19
              SigIDEX <= signals;</pre>
20
         ALU_op <= signals[0]? 3'b001:3'b000;</pre>
21
    end
```

#### 5. EX

```
assign ALU_b = SigIDEX[5]? ID_EX_Imm : ALU_b_fromReg;
 2
    always@(*)begin
 3
         case(ForwardingB)
 4
         2'b0: ALU_b_fromReg <= ID_EX_RegData2;</pre>
 5
         2'b01: ALU_b_fromReg <= reg_wd;
         2'b10: ALU_b_fromReg <= EX_M_ALURes;</pre>
 6
 7
         default: ALU_b_fromReg <= 32'b0;</pre>
 8
         endcase
 9
    end
10
    always@(*)begin
         case(ForwardingA)
11
         2'b0: ALU_a <= ID_EX_RegData1;</pre>
12
13
         2'b01: ALU_a <= reg_wd;
14
         2'b10: ALU_a <= EX_M_ALURes;</pre>
15
         default: ALU_a <= 32'b0;</pre>
16
         endcase
17
    end
18
    always @(posedge clk) begin
19
         SigEXMEM <= SigIDEX;</pre>
20
         EX_M_ALURes <= ALURes;</pre>
21
         EX_M_ALU_b <= ALU_b_fromReq;</pre>
22
         EX_M_Rd <= ID_EX_Rd;</pre>
23
    end
```

#### 6. MEM

```
1 always @(posedge clk) begin
2    SigMEMWB <= SigEXMEM;
3    M_WB_MemData <= dmem_rd;
4    M_WB_ALURes <= EX_M_ALUREs;
5    M_WB_Rd <= EX_M_Rd;
6 end</pre>
```

注:WB阶段未显式使用时序逻辑,其上升沿写入由寄存器堆完成。

### **Performance**

- 1. Fibonacci
  - 1. 启动



2. 输入 $f_0 = 1$ ,  $f_1 = 2$ 





3. 计算 $f_n$ 







#### 2. Hazard Test

使用 hazard\_test.s 初始化指令寄存器,运行后使用调试模式查看相应寄存器内数值是否符合预期。

1. in = 2,运行至 sw x10,0x408(x0) #out1=in+20 一句,数码管显示  $2+20=22_{(dec)}=16_{(hex)}$ 



#### 2. 调试模式下查看 x5 数值



#### 3. 查看 x6 数值



4. 查看 x9 数值 (等于in的值, 即2)



5. 查看 x10 数值 (in + 20 = 22)



### Conclusion

本次实验让我认真地思考、研读了Forwarding和stall机制的发生条件及实现原理,熟悉了数据通路各模块的作用及相互关系。理论课程学习中常因急于求成,对自身要求低,对这些重要的部分仅是走马观花、一知半解。实验过程促使我静心理解课本中这部分的描述,在脑海中反复模拟流水线运转,勉强达到了理论课程应有的要求。此外,动手做的过程让我发现了更多未注意到的问题,如 beq 指令判断时机提前到ID段所带来的可能的数据相关(或对ID段的时间有较大影响)。再次说明了动手实践相比于简单的理论学习对于素养提升有着不可替代的作用。