# Lab 1 Report

Robert Zalog, Jeffrey Chan, Sam Ryklansky

### Workshop 1

### Clock dividers

- 1. Us clk\_en 0
  - For period, first high = .001311735s, first low = .001311745s, second high = .002622455s. Thus the period is ...
- 2. D = (H1 L1) / (H2 H1).
- 3. When clk en is high, the value of clk dv is 0.



4.

- Once clk\_en is set to 1, the signal gets sent to step\_d to shift. Only after this does step\_d get set to a value such that "~step\_d[0] & step\_d[1]" would evaluate to 1. B
  - step\_d get set to a value such that "~step\_d[0] & step\_d[1]" would evaluate to 1. But this value is only actually changed at the end of the clock cycle. But also, at the end of the clock cycle, clk\_en goes back down to 0. Thus when inst\_vld is updated, although "~step\_d[0] & step\_d[1]" evaluates to 1, "clk\_en" will always be 0, so inst\_vld will never be set to 1 and the instructions will never increment. So to fix this we add clk\_en\_d, which is just a one cycle delayed clk\_en, that will be equal to 1 when the step\_d register holds the correct value.
  - 2. When we use the clk\_en signal, we don't use it like a normal clock signal where we only say it "goes off" on the positive edge. Instead, we just say that it rises when the value is 1. Thus if we kept it high such that the duty cycle was 50%, it would look as if clk\_en fired for multiple times in a row, and all of our registers that update on clk\_en would continuously update for every one of our normal clock cycles, which is not what we want. So to fix this, we only set clk\_en high for the duration of one internal clock cycle, and then low for the rest of the period.



### Register File

4.

- 1. We can see that on line 33, "rf[i\_wsel] <= i\_wdata", a register is being written a non-zero value. We can see that this is sequential logic from two things. First is that it is inside an always block that triggers on the positive edge of a clock. Second we are using the asynchronous assign operator, "<=", rather than just using "assign" and "=" as we would do for combinational logic.
- 2. These lines of code are lines 35 and 36. This is combinational logic, as we can see from the use of the "assign" statement and the "=" operator. To manually implement this in a circuit you would use a MUX, which takes "i\_sel\_a" or "i\_sel\_b" as the select signal, and each value of the output of the four "rf"s as the input, and assigns the output wires the names "o\_data\_a" and "o\_data"b".



## Workshop 2

- 1. Identify the part of the tb.v where the instructions are sent to the UUT.

  All the lines that say "tskRun...", and more specifically in "tskRunInst" task.
- 2. Which user tasks are called in the process?

  All the "tskRun..." instructions listed, various tskRunPUSH, tskRunADD, tskRunMULT, and tskRunSEND.