## SHAYAUN BASHAR

San Diego | sbashar@ucsd.edu | (858) 342-9910

#### **EDUCATION**

### University of California, San Diego

Sep 2019 - June 2024

Undergraduate, Bachelor of Science Electrical Engineering, Provost Honors 22'

### **Publications/Awards**

- "ForceSticker: Wireless, Batteryless, Thin & Flexible Force Sensors" (Co-Author) Demo Video, ACM IMWUT '23
- "Design and Evaluation of a miniaturized Force Sensor Based on Wave Backscattering" (Co-Author) IEEE RA-L, IROS '22
- "PaciForce" (Co-Presenter) (Won Best Poster Award in ECE at UC San Diego's Research Expo 2025)

### **Work Experience**

## R&D Engineer, WCSNG Lab (@UC San Diego)

Aug 2024 - Ongoing

- Wireless Force Sensing Baby Pacifier, Project Overview:
  - o Engineered a battery-less force sensor integrated into commercial baby pacifiers to measure infant feeding forces
  - Developed a custom sensor that translates applied force into phase changes in backscattered RF signals, enabling lowpower operation
  - o Designed with neonatologists to aid in diagnosing infant latch issues and tongue-tie conditions
  - Provides a cost-effective solution for pediatric healthcare with potential for FDA medical device certification
- Responsibilities
  - o Improved fabrication of sensor
    - Improved yield, consistency, fabrication time/complexity, and sensitivity of sensor
      - Increased sensor batch yield 80% by improving polymer adhesion techniques & eliminating air bubbles
      - Improved sensor consistency, reducing operating frequency standard deviation by 80% through optimizing polymer-based sensor geometry
      - Reduced fabrication time by 25% by streamlining processes and removing redundant steps
      - Increased sensitivity by 167% by optimizing polymer material selection
  - Conducted vacuum pressure performance testing to benchmark the sensor against industry-standard pacifier sensors,
    validating its dual-functionality for both force and vacuum pressure sensing
  - Sensor testing and data analysis
    - Conducted extensive sensor testing across multiple batches to identify fabrication improvements that enhanced yield, consistency, and sensitivity
    - Developed MATLAB script to communicate with VNA/Arduino/actuator to apply step forces to collect S11 data, generating phase vs force graphs for analysis
    - Created a simple algorithm to identify the optimal frequency that maximize phase change while ensuring linearity error control and maintaining > -5db differential magnitude

### **Undergraduate Research / Course Projects**

### ForceSticker: Wireless, Battery-less, Thin & Flexible Force Sensors

April 2021 – March 2023

 $Under graduate\ Researcher,\ WCSNG\ Lab\ UC\ San\ Diego,\ Under\ Prof.\ Dinesh\ Bharadia\ and\ Tania\ Morimoto$ 

- Developed a thin sticker-like wireless and battery-less force sensor at 900MHz, designed for industrial and medical applications
- Engineered a novel capacitive sensor design that translates applied force into analog phase changes in backscattered RF signals, enabling low power operation
- Led technical efforts in designing flex PCB in Altium/HFSS, simulating performance in HFSS, performing sensor fabrication, PCB soldering, and VNA testing for antenna and circuit verification
- Commercialization efforts by completing NSF I-Corps regionals and IGE MedTech Accelerator Programs

### SHA256/Bitcoin Blockchain Implementation in System Verilog

September 2023 – December 2023

ECE 111 (System Verilog Design course) Final Project

- Designed and implemented a SHA-256 cryptographic hashing algorithm in System Verilog using Quartus Prime
- Implemented SHA-256 algorithm to design a Bitcoin parallel processing hash function in System-Verilog

# Custom 8-bit adder

April 2023 - June 2023

ECE 165 (VLSI course) Final Project

- Created a custom PG 8-bit adder in 45nm CMOS design using Cadence Virtuoso, presented in ISSCC format
- Developed a Kogge-Stone Adder from transistor level to logic and block-level architecture (PG, FCO, PPC blocks)
- Achieved a maximum clock frequency of 3GHz with a power consumption of 78.6uW/per cycle (For VDD=1.1V)

### Skills

<u>Software/Coding Languages:</u> Altium, Cadence Virtuoso, Intel Quartus Prime, HFSS, System Verilog, LT Spice, C/C++, MATLAB, Python <u>Technical</u>: VNA testing, EE lab tools, Soldering, 3D printing

**Relevant Courses**: Digital Integrated Circuit Design, Introduction to active Circuit Design, Advanced Digital Design Project, Software foundation I & II, Programming for Data Analysis