

# Introduction to Open-Source Tools





Simon Dorrer, IICQC, JKU

JOHANNES KEPLER UNIVERSITÄT LINZ Altenberger Straße 69 4040 Linz, Österreich iku.at

# Free and Open-Source Software (FOSS)

- Verilator: Verilog code linter
- Icarus Verilog (iVerilog): Verilog compiler and simulator
- GTKWave / Surfer: Waveform viewer
- GHDL: VHDL analyzer, compiler, simulator and synthesizer
- YOSYS / ABC: Verilog synthesis tool
- Magic / KLayout: Layout editor with DRC and PEX
- **NextPNR:** Portable FPGA place and route tool
- **LibreLane:** Digital RTL-to-GDS flow
- IIC-OSIC-Tools:
  - https://github.com/iic-jku/iic-osic-tools
  - All-in-one Docker container for FOSS based IC designs for analog and digital circuit flows















## **IIC-OSIC-TOOLS**





## **Y-Diagramm**





## Yosys

- Github: <a href="https://github.com/YosysHQ/yosys">https://github.com/YosysHQ/yosys</a>
- Documentation: <a href="https://yosyshq.readthedocs.io/projects/yosys/en/latest/">https://yosyshq.readthedocs.io/projects/yosys/en/latest/</a>





## **NextPNR & Lattice iCE40 FPGA Board**

Github: <a href="https://github.com/YosysHQ/nextpnr">https://github.com/YosysHQ/nextpnr</a>



Lattice iCE40 FPGA Board: <a href="https://www.latticesemi.com/icestick">https://www.latticesemi.com/icestick</a>



## **RTL to GDS Flow**





## **LibreLane – Intro**

- Github: <a href="https://github.com/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librelane/librela
- Documentation: <a href="https://librelane.readthedocs.io/en/latest/">https://librelane.readthedocs.io/en/latest/</a>





# **LibreLane – Flow Diagram**





# **LibreLane – Design Stages**

#### 1. Synthesis

- 1. yosys/abc Perform RTL synthesis and technology mapping.
- 2. OpenSTA Performs static timing analysis on the resulting netlist to generate timing reports

#### 2. Floorplaning

- 1. <u>init\_fp</u> Defines the core area for the macro as well as the rows (used for placement) and the tracks (used for routing)
- 2. ioplacer Places the macro input and output ports
- 3. pdngen Generates the power distribution network
- 4. tapcell Inserts welltap and decap cells in the floorplan

#### 3. Placement

- 1. Replace Performs global placement
- 2. Resizer Performs optional optimizations on the design
- 3. OpenDP Performs detailed placement to legalize the globally placed components

#### 4. **CTS**

1. Tritoncts - Synthesizes the clock distribution network (the clock tree)

#### 5. Routing

- 1. FastRoute Performs global routing to generate a guide file for the detailed router
- 2. TritonRoute Performs detailed routing
- 3. OpenRCX Performs SPEF extraction

#### 6. Tapeout

- 1. Magic Streams out the final GDSII layout file from the routed def
- 2. KLayout Streams out the final GDSII layout file from the routed def as a back-up

#### 7. Signoff

- 1. Magic Performs DRC Checks & Antenna Checks
- 2. KLayout Performs DRC Checks
- 3. Netgen Performs LVS Checks
- 4. cvc Performs Circuit Validity Checks

OpenLane integrated several key open source tools over the execution stages:

- RTL Synthesis, Technology Mapping, and Formal Verification : yosys + abc
- Static Timing Analysis: OpenSTA
- Floor Planning: init\_fp, ioPlacer, pdn and tapcell
- Placement: RePLace (Global), Resizer and OpenPhySyn (formerly), and OpenDP (Detailed)
- Clock Tree Synthesis: <u>TritonCTS</u>
- Fill Insertion: OpenDP/filler\_placement
- Routing: FastRoute or CU-GR (formerly) and TritonRoute (Detailed) or DR-CU
- SPEF Extraction: OpenRCX or SPEF-Extractor (formerly)
- GDSII Streaming out: <u>Magic</u> and <u>KLayout</u>
- DRC Checks: <u>Magic</u> and <u>KLayout</u>
- LVS check: Netgen
- Antenna Checks: Magic
- Circuit Validity Checker: CVC



## **Installed Open-Source PDKs**

- PDK: Process-Design Kit
  - https://en.wikipedia.org/wiki/Process design kit



- Symbols, Device Parameters
- Simulation models for components (e.g. BSIM, PSP, ...)
- Design Rule Check (DRC), Layout vs. Schematic (LVS), Electrical Rule Check (ERC)
- IHP 130nm BiCMOS Technology (IHP130): <a href="https://www.ihp-microelectronics.com/de">https://www.ihp-microelectronics.com/de</a>
- Skywater 130nm CMOS Technology (SKY130): <a href="https://www.skywatertechnology.com/">https://www.skywatertechnology.com/</a>
- Global Foundries 180nm CMOS Technology (GF180): <a href="https://gf.com/de/">https://gf.com/de/</a>









## Where to Tape out?

#### Tiny Tapeout:

- https://tinytapeout.com/
- PDKs: SKY130 & IHP130
- Multi-Project Chip (MPC), Multi-Project Wafer (MPW)
  - Cheap, since more projects are put on one chip
- Development board

#### ChipFoundry:

- https://chipfoundry.io/
- Europractice:
  - https://europractice-ic.com/services/fabrication/
  - Supports also commercial PDKs (e.g. TSMC)









## **Examples – IICQC**

- SAR-ADC: <a href="https://github.com/iic-jku/SKY130">https://github.com/iic-jku/SKY130</a> SAR-ADC1
- Synthesizable Digital Temperature Sensor: <a href="https://github.com/iic-jku/tt03-tempsensor">https://github.com/iic-jku/tt03-tempsensor</a>





## **Examples – Tiny Tapeout**

Tiny Tapeout 3 projects: <a href="https://tinytapeout.com/runs/tt03/">https://tinytapeout.com/runs/tt03/</a>





# **Tutorial – Setting up Docker container (WIN11)**

- Install Docker: <a href="https://docs.docker.com/desktop/install/windows-install/">https://docs.docker.com/desktop/install/windows-install/</a>
- Download IIC-OSIC-TOOLS: <a href="https://github.com/iic-jku/iic-osic-tools">https://github.com/iic-jku/iic-osic-tools</a>
- Start Docker & enter ".\start\_x.bat" in command line in IIC-OSIC-TOOLS folder
- Set up ".designinit" file for used PDK





## **Tutorial - Linux Cheatsheet**

The most useful commands for the Linux command line are:

```
• 1s to list files and directories

    cd to change directory (e.g. cd analog-circuit-design/xschem)

• cd .. to move one directory level down

    mkdir to create a new directory (e.g. mkdir my directory)

• touch to create an empty file (e.g. touch file.txt)
• rm to remove files (e.g. rm file.txt)
• rm -r to remove recursively, for example a directory (e.g. rm -r my_directory)
• cp to copy files (e.g. cp file.txt destination)
• cp -r to copy recursively a directory (e.g. cp -r directory destination)

    mv to rename files (e.g. mv file.txt new name.txt)

• mv to move files into other directories (e.g. mv file.txt directory)
• cat to view the contents of a file (e.g. cat file.txt)
• find to search for files and directories (e.g. find /path -name "*.txt")

    nano to edit file (e.g. nano file.txt)

• Ctrl + C to forcefully terminate a running process
htop to open the "task manager"
```

More advanced commands can be found under <a href="https://www.geeksforgeeks.org/linux-">https://www.geeksforgeeks.org/linux-</a>

commands-cheat-sheet



## **Tutorial – Recommended Workflow**

- 1. Write Verilog Design
- 2. Simulate Verilog Design in **GTKWave / Surfer**
- 3. Synthesize Verilog Design with **Yosys**
- 4. Test Verilog Design on Lattice iCE40 FPGA board with nextpnr (optional)
- 5. GDS generation with LibreLane or Tiny Tapeout GitHub Actions
- 6. Take PDK-dependent Verilog netlist and simulate the design again (**Post-Layout Simulation**)



## **Tutorial – Compilation / Linting / Simulation**

- If the architecture is finished, it should be compiled and checked for syntax errors.
- This can be done with the command "iic-vlint.sh <file.v>"
- After the architecture is without syntax errors, it should be simulated with its according testbench.

```
/foss/designs/kvic_336007_ws25/verilog/tb > iverilog -g2005 ../src/counter.v counter_tb.v
/foss/designs/kvic_336007_ws25/verilog/tb > ./a.out
VCD info: dumpfile counter_tb.vcd opened for output.
counter_tb.v:38: $finish called at 250 (lns)
/foss/designs/kvic_336007_ws25/verilog/tb > gtkwave counter_tb.vcd
```

- With the self-written script, this can be done very easily, just call "./simulate.sh <file>".
- After a simulation is set up it can be saved with CTRL+S and re-loaded with CTRL+O again.
- A simulation file is saved as "<wave>.gtkw" by default.
- Alternatively, open Surfer with the "surfer" command and load "<file.vcd>".



# **Tutorial – Compilation / Linting / Simulation**

```
1 #!/usr/bin/env bash
   # Author: Simon Dorrer
   # Last Modified: 02.10.2025
   # Description: This .sh file verifies and simulates a verilog testbench with Verilator, IVerilog and GTKWave.
    set -e -x
   cd $ (dirname "$0")
13 GREEN='\033[1;32m'
14 NC='\033[0m'
16 name=$1
18 RTL=${RTL:-../src}
    SRC FOLDER=${SRC FOLDER:-.
20
    echo -e "${GREEN}Verilator:----- ${NC}"
    verilator --lint-only -I"$RTL" "$RTL"/"$name".v # -I"$RTL" for multiple Verilog file dependencies in "src" folder
24 echo -e "${GREEN}IVerilog:----- ${NC}"
    iverilog -g2005 -I"$RTL" "$RTL/$name.v" "$SRC FOLDER/${name} tb.v" # -I"$RTL" for multiple Verilog file dependencies in "src" folder
27 echo -e "${GREEN}a:----- ${NC}"
28 ./a.out
    echo -e "${GREEN}GTKWave:----- ${NC}"
31 Fif [ -e "$SRC_FOLDER"/"$name"_tb.gtkw ]
    gtkwave "$SRC FOLDER"/"$name" tb.gtkw
    else
    gtkwave "$SRC FOLDER"/"$name" tb.vcd
36
37
38 # Clean
39 rm -f a.out
40 # rm -f *.vcd
42 echo -e "${GREEN}Generated files were removed------ ${NC}"
```



## **Tutorial - GTKWave**





## **Tutorial - Surfer**





## **Tutorial – Showing Stats**

To show the stats with "yosys" the following commands are needed.

```
ss/designs/kvic 336007 ws25/verilog/src > yosys
yosys> read verilog counter.v
yosys> proc
yosys> stat
Printing statistics.
=== counter ===
       +-----Local Count, excluding submodules.
       9 wires
       44 wire bits
       4 public wires
       18 public wire bits
       3 ports
       10 port bits
       3 cells
           $add
           $dff
           $mux
```



## **Tutorial – Showing Stats**

- To show the stats with "yosys" after "techmap" a script is provided.
- Just run <./yosys\_stats.sh counter>

```
Printing statistics.
=== counter ===
       +-----Local Count, excluding submodules.
      55 wires
    1330 wire bits
       4 public wires
      18 public wire bits
       3 ports
      10 port bits
      77 cells
      24 $ AND
         $ MUX
       8 $ NOT
      12 $ 0R
         $ SDFF PP0
      17 $ X0R
```



# **Tutorial – Showing Stats**

- add... adder
- sub... subtractor
- mul... multiplier
- eq... equality
- dff... D-Type Flip-Flops with synchronous reset (register)
- adff... D-Type Flip-Flops with asynchronous reset
- lt... Y = A < B (lower than)
- le...  $Y = A \le B$  (lower equal)
- shl...  $Y = A \ll B$  (logical left shift)
- $sshl... Y = A <<< B (arithmetiq^{I} left shift)$
- gt... Y = A > B (greater than)
- ge... Y = A >= B (greater equal)
- shr... Y = A >> B (logical right shift)
- sshr... Y = A >>> B (arithmetic right shift)
- memrd... read port of memory
- memwr... write port of memory

- The \$memwr cells have a clock input CLK, an enable input EN (one enable bit for each data bit), an address input ADDR and a data input DATA.
- The \$memrd cells have a clock input CLK, an enable input EN, an address input ADDR and a data output DATA.
- More informations can be found in the yosys manual, just search for "\$abbreviation\_name".



## **Tutorial – LibreLane**

- In the "config.json" file the Tiny Tapeout parameters for the digital layout are set.
  - CLOCK\_PERIOD, CLOCK\_PORT, ...
  - DIE\_AREA, PL\_TARGET\_DENSITY\_PCT, ...
- In order to create the layout, one must navigate to the folder with the config file and execute the command "librelane --manual-pdk config.json".
- After some minutes / hours, the design should be created, and it can be viewed in 2D with the tools "magic" or "klayout" or in 3D with "GDS3D" or the Tiny Tapeout GitHub actions.
- Alternatively, the built-in OpenROAD GUI can be used.
- More information (HeiChips 2025 LibreLane Workshop): <a href="https://github.com/FPGA-Research/heichips25-workshop?tab=readme-ov-file">https://github.com/FPGA-Research/heichips25-workshop?tab=readme-ov-file</a>



## **Tutorial – LibreLane**

- To switch to the sky130A PDK, run the LibreLane flow and open the layout in the OpenROAD GUI, an additional script is provided.
- Just run <./run\_librelane.sh>

```
#!/usr/bin/env bash
   # Author: Simon Dorrer
    # Last Modified: 02.10.2025
    # Description: This .sh file switches to the SKY130 PDK, runs the LibreLane flow and opens the layout in the OpenROAD GUI.
     set -e -x
10
11
    cd $(dirname "$0")
12
13
     # Switch to sky130A PDK
14
    source sak-pdk-script.sh sky130A sky130 fd sc hd > /dev/null
15
16
    # Run LibreLane
17
    librelane --manual-pdk config.json
18
19
     # Open Layout in OpenROAD GUI
    librelane --manual-pdk config.json --last-run --flow OpenInOpenROAD
```



# **Tutorial – LibreLane – OpenROAD GUI**





## **Tutorial - LibreLane**

All output data is placed in "librelane/runs/ RUN\_XYZ/final" by default:



Furthermore, each flow cycle will output a folder in "librelane/runs/RUN\_XYZ".



## **Tutorial – Magic**

- Go to "librelane/runs/RUN\_XYZ/results/final/mag" & enter "magic counter.mag"
- Please see the "magic\_cheatsheet.pdf" for Magic commands!



For a nice 3D view, use the GDS viewer of the Tiny Tapeout GitHub actions!





JOHANNES KEPLER UNIVERSITY LINZ