| Process flow title: | Minimal MOS Capacitor<br>Process | Revision:         | Rev 0.5        |
|---------------------|----------------------------------|-------------------|----------------|
| Contact email:      | jephin@dtu.dk                    | Contact name:     | Jeppe Hinrichs |
| Contact phone:      | Not applicable                   |                   |                |
| LabMan-ager group:  | Not applicable                   | Batch name:       | TBD            |
| Date of creation:   | 2025-08-15                       | Date of revision: | 2025-08-28     |

### **Process Overview**

Minimal MOS capacitor fabrication flow.

#### **Key Specifications**

• Gate oxide:  $35\,\mathrm{nm}$  thermal  $\mathrm{SiO}_2$ 

• Gate electrode: 400 nm n+ polysilicon

• Backside contact: 400 nm aluminum

#### **Critical Safety**

• HF handling: Apron+gloves, face shield, no lone working, no glass beakers!

• Furnace: Thermal gloves for  $>800\,^{\circ}\mathrm{C}$  operations

• Metal anneal: confirm Al spiking risk mitigated by Ti barrier, avoid ≥ 450 °C for Al

#### **Starting Material** 1

| Substrate | Specification                       | Thickness                            | Box Name | Qty |
|-----------|-------------------------------------|--------------------------------------|----------|-----|
| Silicon   | p-type <100>, 6", 1-10 $\Omega$ ·cm | $500\mu\mathrm{m}\pm20\mu\mathrm{m}$ | SP632    | 5   |

## **Critical Layers**

| Layer                 | Material        | Thickness        |
|-----------------------|-----------------|------------------|
| Gate oxide            | Thermal $SiO_2$ | $35\mathrm{nm}$  |
| Gate electrode        | n+ Poly-Si      | $400\mathrm{nm}$ |
| Back barrier/adhesion | Ti              | $100\mathrm{nm}$ |
| Back contact          | Al              | $400\mathrm{nm}$ |

#### 3 Core Process Flow

Table 1: MOS Capacitor Process Flow

| Table 1. MOS Capacitol 1 locess 1 low |                           |                                   |                                                                                            |                                                  |
|---------------------------------------|---------------------------|-----------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------|
| Step                                  | Process                   | Equipment                         | Parameters                                                                                 | Comment                                          |
| 1 Dry-Ox                              |                           |                                   |                                                                                            |                                                  |
| 1.1                                   | Inspection                | 4-point probe +<br>Thickness tool | Measure resistivity and thickness on one wafer                                             | Verify starting material specifications.         |
| 1.2                                   | Pre-oxidation clean       | RCA bench                         | Standard RCA clean                                                                         | Can be skipped for fresh, out-of-the-box wafers. |
| 1.3                                   | Gate $SiO_2$ growth       | Furnace: Oxidation (8") E1        | Recipe: DRY1000<br>Oxidation time: 40 min<br>Anneal time: 20 min                           | Target thickness: 35 nm.                         |
| 1.4                                   | Inspection                | Ellipsometer                      |                                                                                            | Verify oxide thickness.                          |
| 2                                     |                           |                                   | Poly-Si                                                                                    |                                                  |
| 2.1                                   | Pre-deposition clean      | RCA bench                         | Standard RCA clean                                                                         | Required if wafers were stored after Step 1.     |
| 2.2                                   | Poly-Si deposition        | Furnace: LPCVD<br>Poly-Si (6") E2 | Recipe: DOPEPOLY<br>Deposition time: 2 h                                                   | Target thickness: 400 nm.                        |
| 2.3                                   | Inspection                | Filmtek / Ellipsometer            |                                                                                            | Verify poly-Si thickness.                        |
| 3                                     |                           | Ann                               | eal Poly-Si                                                                                |                                                  |
| 3.1                                   | Pre-anneal clean          | RCA bench                         | Standard RCA clean                                                                         | Required if wafers were stored after Step 2.     |
| 3.2                                   | Poly-Si anneal            | Furnace: Oxidation (8") E1        | Recipe ANN1000: 20 min at $1000^{\circ}\mathrm{C}$                                         | Activates dopants and improves film quality.     |
| 4                                     |                           | Etch                              | gate Poly-Si                                                                               |                                                  |
| 4.1                                   | Gate lithography: Coat    | Spin Coater:<br>Gamma UV          | Sequence 1611: 1.5 µm<br>HMDS resist.<br>Spin: 30 s @ 4600 rpm.<br>Softbake: 90 s @ 90 °C. |                                                  |
| 4.2                                   | Gate lithography: Expose  | Aligner: MLA2                     | Mask: gate_poly. Laser: 375 nm. Dose: 325 mJ/cm <sup>2</sup> . Defocus: 2. Mode: Quality.  | TEST exposure.                                   |
| 4.3                                   | Gate lithography: Develop | Developer: TMAH<br>UV-lithography | Sequence 3001: PEB 60 s @ 100 °C, SP 60 s.                                                 |                                                  |
| 4.4                                   | Litho inspection          | Optical microscope                | Check pattern and alignment marks                                                          |                                                  |
| 4.5                                   | DRIE tool preparation     | DRIE – Pegasus 3                  | Recipe: TDESC for 5 min                                                                    | Chamber conditioning step.                       |
|                                       |                           | -                                 |                                                                                            | Continued on next page                           |

Continued on next page

Table 1: MOS Capacitor Process Flow (Continued)

| <u> </u> | Table 1. MOS Capacitor i rocess Frow (Continued) |                                   |                                                                                                       |                                                                                       |
|----------|--------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Step     | Process                                          | Equipment                         | Parameters                                                                                            | Comment                                                                               |
| 4.6      | Gate poly-Si etch                                | DRIE – Pegasus 3                  | Recipe: ??<br>Cycles: ??                                                                              | Etches the 400 nm poly-<br>Si layer.                                                  |
| 4.7      | DRIE tool clean                                  | DRIE – Pegasus 3                  | Recipe: 20 min stabilization $+$ 10 min clean                                                         | Post-process chamber cleaning.                                                        |
| 4.8      | Etch inspection                                  | DekTak                            | Check step height                                                                                     | Verify poly-Si is etched through.                                                     |
| 4.9      | Resist strip                                     | Wet bench 06                      | Strip time: ??                                                                                        |                                                                                       |
| 4.10     | Final gate inspection                            | DekTak                            | Measure heights and widths                                                                            | Verify critical dimensions (CD).                                                      |
| 5        |                                                  | Backsid                           | le preparation                                                                                        |                                                                                       |
| 5.1      | Backside oxide strip                             | Wet bench 04:<br>BHF 2            | $40\mathrm{s}$ (etch rate $75\mathrm{nm/min}$ to $80\mathrm{nm/min}$ )                                | Perform <i>immediately</i><br>before back metal-<br>lization to ensure Si<br>surface. |
| 6        |                                                  | Backs                             | ide electrode                                                                                         |                                                                                       |
| 6.1      | Backside litho: Coat                             | Spin Coater:<br>Gamma UV          | Sequence 2411: $1.5\mu m$ nLOF 2020 resist.<br>Spin: 6000 rpm.<br>Softbake: $120s$ @ $110^{\circ}C$ . |                                                                                       |
| 6.2      | Backside litho: Expose                           | Aligner: MLA2                     | Mask: gate_electrode. Laser: 375 nm. Dose: 450 mJ/cm <sup>2</sup> . Defocus: 0. Mode: Quality.        | TEST exposure.                                                                        |
| 6.3      | Backside litho: Develop                          | Developer: TMAH<br>UV-lithography | Sequence 3001: PEB $60 s @ 110 ^{\circ}\text{C}$ , SP $60 s$                                          |                                                                                       |
| 6.4      | Litho inspection                                 | Optical microscope                | Check pattern and alignment marks                                                                     |                                                                                       |
| 6.5      | Backside metal deposition (Ti)                   | Temescal                          | Ti: 100 nm                                                                                            | Serves as adhesion/barrier layer.                                                     |
| 6.6      | Backside metal deposition (Al)                   | Temescal                          | Al: 400 nm                                                                                            | Main backside contact metal.                                                          |
| 6.7      | Lift-off                                         | Wet bench 07                      |                                                                                                       |                                                                                       |
| 6.8      | Post-lift-off inspection                         | Optical microscope                |                                                                                                       | Check pattern and alignment marks.                                                    |
| 6.9      | Contact anneal                                   | RTP2 Jipelec                      | Recipe: ??<br>Temp: ??<br>Time: ??                                                                    | Stabilizes the Ti/Al Si contact. Avoid $\geq$ 450°C (Al spiking).                     |

# 4 Critical Checks

| Step | QC Verification                                                                                               |
|------|---------------------------------------------------------------------------------------------------------------|
| 1.3  | Oxide thickness: $35 \mathrm{nm} \pm 1 \mathrm{nm}$                                                           |
| 3.2  | Poly n+ sheet resistance: $\leq 30 \ \Omega/\Box$                                                             |
| 4.10 | Gate CD: $\pm~0.5\mu m$                                                                                       |
| 5.1  | Backside oxide fully removed (contact-angle change, test drop, or monitor wafer)                              |
| 6.5  | Backside Ti sheet resistance $\approx 0.3~\Omega/\Box(100\mathrm{nm}~\mathrm{Ti})$                            |
| 6.6  | Backside Al sheet resistance $\approx 0.07~\Omega/\Box(400\mathrm{nm}~\mathrm{Al})$                           |
| 6.9  | Contact anneal; contact resistance to Si governed by Ti/Si interface quality (target $<$ 1 $\Omega$ -contact) |

## 5 Process Flow Diagram



Figure 1: Process flow diagram for MOS capacitor fabrication.

# 6 Required Figures

Table 2: Cross-sectional illustrations of key process steps in the MOS capacitor fabrication flow.

| ID | Step | Description                                                                                                   |
|----|------|---------------------------------------------------------------------------------------------------------------|
| 1  | 1.3  | Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Gate oxide growth                                  |
| 2  | 2.2  | Polysilicon (blanket) Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Poly-Si deposition (blanket) |
| 3  | 3.2  | n° polysilicon (blanket) Gate oxide (35 nm SiO <sub>2</sub> ) p-type Si substrate  Poly-Si anneal (doped)     |
| 4  | 4.6  | n' polysilicon gate  Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Gate poly etch                |
| 5  | 5.1  | n¹ polysilicon gate  Gate oxide (35 nm SiO2)  p-type Si substrate  Backside oxide strip                       |

Continued on next page

Table 2: Cross-sectional illustrations of key process steps in the MOS capacitor fabrication flow. (Continued)

