| Process flow title: | Minimal MOS Capacitor<br>Process | Revision:         | Rev 0.3        |
|---------------------|----------------------------------|-------------------|----------------|
| Contact email:      | jephin@dtu.dk                    | Contact name:     | Jeppe Hinrichs |
| Contact phone:      | Not applicable                   |                   |                |
| LabMan-ager group:  | Not applicable                   | Batch name:       | TBD            |
| Date of creation:   | 2025-08-15                       | Date of revision: | 2025-08-19     |

### **Process Overview**

Minimal MOS capacitor fabrication flow.

### **Key Specifications**

• Gate oxide:  $35 \,\mathrm{nm}$  thermal  $\mathrm{SiO}_2$ 

- Gate electrode:  $400\,\mathrm{nm}$ n<br/>+ polysilicon

• Backside contact: 400 nm aluminum

#### **Critical Safety**

• HF handling: Apron+gloves, face shield, no lone working, no glass beakers!

• Furnace: Thermal gloves for  $>800\,^{\circ}\mathrm{C}$  operations

• Metal anneal: confirm Al spiking risk mitigated by Ti barrier, avoid ≥ 450 °C for Al

## 1 Starting Material

| Substrate | Specification                       | Qty |
|-----------|-------------------------------------|-----|
| Silicon   | p-type <100>, 6", 1-10 $\Omega$ ·cm | 5   |

## 2 Critical Layers

| Layer                 | Material        | Thickness        |
|-----------------------|-----------------|------------------|
| Gate oxide            | Thermal $SiO_2$ | $35\mathrm{nm}$  |
| Gate electrode        | n+ Poly-Si      | $400\mathrm{nm}$ |
| Back barrier/adhesion | Ti              | $100\mathrm{nm}$ |
| Back contact          | Al              | $400\mathrm{nm}$ |

Not confidential File name: Minimal MOS Capacitor Process Page 1 of 5

## 3 Core Process Flow

| Step | Process                           | Equipment         | Key Parameters                                                                                                            |
|------|-----------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|
| 0.1  | (Optional) LOCOS isolation        | See locos_v1.DOCX | Use if isolation is required                                                                                              |
| 1.1  | Pre-oxidation clean (HF-last)     | Wet bench         | SC1, SC2, HF (12%), immediate furnace load                                                                                |
| 2.1  | Gate SiO <sub>2</sub> growth      | Furnace           | $1000^{\circ}\mathrm{C},\mathrm{dry/wet\text{-}dry}$ recipe to $35\mathrm{nm}$                                            |
| 3.1  | Poly-Si deposition (n+ preferred) | LPCVD             | $620^{\circ}\text{C}$ , $2\text{h}$ ; specify in-situ $PH_3$ or undoped                                                   |
| 3.2  | (If undoped) Poly doping + anneal | Diffusion/RTA     | POCl <sub>3</sub> or P implant; anneal per spec                                                                           |
| 4.1  | Gate patterning                   | Aligner + Etch    | Mask: capacitor; poly etch (e.g. HBr/Cl <sub>2</sub> ICP or TMAH)                                                         |
| 5.0  | Backside oxide strip              | Wet bench         | Protect frontside; remove<br>backside oxide with BOE/HF<br>until bare Si exposed; leave<br>edge exclusion                 |
| 5.1  | Backside Ti deposition            | Sputter           | 100 nm                                                                                                                    |
| 5.2  | Backside Al deposition            | E-beam/Sputter    | $400\mathrm{nm}$                                                                                                          |
| 5.3  | Contact/forming-gas anneal        | RTP/Furnace       | $400^{\circ}\mathrm{C}$ to $450^{\circ}\mathrm{C}$ , $20\mathrm{min}$ to $30\mathrm{min}$ , $N_2$ or $5\%$ $H_2$ in $N_2$ |

## 4 Critical Checks

| Step    | QC Verification                                                                                                          |
|---------|--------------------------------------------------------------------------------------------------------------------------|
| 2.1     | Oxide thickness: $35 \mathrm{nm} \pm 1 \mathrm{nm}$                                                                      |
| 3.1/3.2 | Poly n+ sheet resistance: $\leq 30 \ \Omega/\Box$                                                                        |
| 4.1     | Gate CD: $\pm~0.5\mu m$                                                                                                  |
| 5.0     | Backside oxide fully removed (contact-angle change, test drop, or monitor wafer)                                         |
| 5.1     | Backside Ti sheet resistance $\approx 0.3~\Omega/\Box(100\mathrm{nm}~\mathrm{Ti})$                                       |
| 5.2     | Backside Al sheet resistance $\approx 0.07~\Omega/\Box(400\mathrm{nm}~\mathrm{Al})$                                      |
| 5.3     | Contact anneal; contact resistance to Si governed by Ti/Si interface quality (target $< 1~\Omega \cdot \text{contact}$ ) |

# 5 Process Flow Diagram

# 6 Required Figures

#### Table 1:

| ID |
|----|
|----|

Continued on next page



Figure 1: Process flow diagram for MOS capacitor fabrication.

Table 1: (Continued)



Continued on next page

Table 1: (Continued)

|   |     | Table 1. (Continued)                                        |
|---|-----|-------------------------------------------------------------|
|   |     | 2.1 — Gate oxide growth                                     |
|   |     |                                                             |
|   |     | Gate oxide (35 nm SiO <sub>2</sub> )                        |
| 2 | 2.1 | p-type Si substrate                                         |
|   | 2.1 | p type at addatate                                          |
|   |     |                                                             |
|   |     |                                                             |
|   |     | Gate oxide growth                                           |
|   |     | 3.1 — Poly-Si deposition (blanket)                          |
|   |     |                                                             |
|   |     | Polysilicon (blanket)  Gate oxide (35 nm SIO <sub>2</sub> ) |
| 3 | 3.1 |                                                             |
|   |     | p-type SI substrate                                         |
|   |     |                                                             |
|   |     | Dolar C: demosition (blanket)                               |
|   |     | Poly-Si deposition (blanket)                                |
|   |     | 3.2 — Poly doping + anneal                                  |
|   |     | n° polysilicon (blanket)                                    |
|   |     | Gate oxide (35 nm SiO <sub>2</sub> )                        |
| 4 | 3.2 | p-type Si substrate                                         |
|   |     |                                                             |
|   |     |                                                             |
|   |     | Poly doping + anneal                                        |
|   |     | 4.1 — Gate patterning                                       |
|   |     |                                                             |
|   |     | n* polysilicon gate                                         |
|   | 4 4 | Gate oxide (35 nm SiO <sub>2</sub> )                        |
| 5 | 4.1 | p-type Si substrate                                         |
|   |     |                                                             |
|   |     |                                                             |
|   |     | Gate patterning + top pad                                   |
|   |     | 5.0 — Backside oxide strip                                  |
|   |     |                                                             |
|   |     | n* polysilicon gate  Gate oxide (35 nm SiO <sub>2</sub> )   |
| 7 | 5.0 |                                                             |
| ' | 0.0 | p-type Si substrate                                         |
|   |     | Backside oxide (thin)                                       |
|   |     |                                                             |
|   |     | Backside oxide strip                                        |
|   |     |                                                             |

Continued on next page

Table 1: (Continued)

|    |     | 5.1 — Backside Ti deposition                                                                                                                                      |  |
|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8  | 5.1 | Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Backside Ti deposition                                                                                 |  |
|    |     | 5.2 — Backside Al deposition                                                                                                                                      |  |
| 9  | 5.2 | Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Backside II (100 nm) Backside Al (400 nm)  Backside Al deposition                                      |  |
| 10 | 5.3 | 5.3 — Contact anneal  n° polysilicon gate  Gate oxide (35 nm SiO <sub>2</sub> )  p-type Si substrate  Baccade 11 (100 nm)  Allbyed contact formed  Contact anneal |  |