| ,                       |        |             |             |
|-------------------------|--------|-------------|-------------|
| CmpE 124                | TEST 3 | 95          | May 2, 2011 |
| Dr. Ozemek<br>Last Name |        | First Name_ |             |

NOTE: All circuits must be presented according to the mixed logic notations. If you make any assumption make sure you explain it. Circuit design must obey all the electrical characteristics of the devices. Obey noise margin rules. You can always use 7404. TTL Manual is not a notebook.

1- Design the following multiple output logic function using only **one** 74LS138 (decoder) and 74LS20 NAND gates (you can always use 04 if needed).

$$F = \sum_{W,X,Y} (1,3,5,6)$$

$$G = \sum_{W,X,Y} (2,3,4,7)$$

- 2- Design the state machine given in Figure 1. Use D flip-flops 74LS74 and Multiplexers (74153) for D inputs and any necessary gate.
- a) Construct the state transition table.
- b) Derive the Flip Flop input equations.
- c) Derive the output equation.
- d) The SM should start from state 1 after power up; calculate R and C for 30 ns.
- e) Show the complete circuit diagram.
- f) The output should turn a LED when it is True, design the interface circuit (V<sub>d</sub>=1.6V I<sub>d</sub>=10 ma)
- g) Plot the actual timing diagram for 3 clock cycles.



From Tau Beta Pi SJSU Exam Library: http://exams.tbpsjsu.org



From Tau Beta Pi SJSU Exam Library: http://exams.tbpsjsu.org



From Tau Beta Pi SJSU Exam Library: http://exams.tbpsjsu.org

