#### San Jose State University Department of Computer Engineering

#### **CMPE 140 Lab Report**

### Lab 1 Report

Title System-Level Design Review

| SemesterFall/18          | <b>Date</b> 9/11/18 |  |  |  |
|--------------------------|---------------------|--|--|--|
|                          | by                  |  |  |  |
| NameAnahit Sarao         | SID008435583        |  |  |  |
| NameColin Schardt(typed) | SID012080185        |  |  |  |
| Lab Che                  | eckup Record        |  |  |  |

| Week | Performed By (signature) | Checked<br>By<br>(signature) | Tasks Successfully Completed* | Tasks<br>Partially<br>Completed* | Tasks Failed<br>or Not<br>Performed* |
|------|--------------------------|------------------------------|-------------------------------|----------------------------------|--------------------------------------|
| 1    | A.s.                     |                              | 100%                          |                                  |                                      |
| 2    | AS.                      |                              | 100%                          |                                  |                                      |

<sup>\*</sup> Detailed descriptions must be given in the report.

## **Factorial Calculator:**

### Introduction:

The purpose of this lab was to create a factorial calculator using Xilinx Vivado Design Suite through Verilog programming. This module takes a 4-bit binary value and outputs the factorial on a 7-segment display. The module is only able to process factorials as high as 12!, and will give an error message if any the input is a larger number than 12.

The list of tasks were fully completed in lab:

- Waveform validation of factorial
- Design system datapath using basic building blocks
- Design block diagrams
- Construct output table
- Hardware validation using Nexys4 DDR board
- Stimuli and Hardware Verification of factorial

The list of tasks were not fully completed in lab but were finished afterword:

- Simulation and hardware verification of the error flag

## Design Methodology:

The lab assignment called for a hierarchical design consisting of several modules:

### factorial\_top:

This module takes a 4-bit input, a go signal, and a reset signal, and outputs a done signal, a 32-bit product, and an error flag. The input is processed by the datapath while the go signal is processed by the control unit. The product is generated by the datapath while the done and error flags are generated by the control unit.

#### control unit:

This module takes in go and reset signals from the top module, as well a greater than signal, and a greater than 12 signal from the datapath to generate next state logic. The control unit has 5 states. State 0 is an idle state waiting for the command to begin. State 1 prepares the datapath to begin calculating the factorial. State 2 is a wait state for the internal multiplier to finish its calculations. State 3 is the done state where an output enable is sent to the datapath and the done and error flags will be read. State 4 is a transition state where counter and register values of the datapath are updated.

#### datapath:

This module takes a 4 bit input from the top module, as well as load counter, enable counter, load register, and output enable signals from the control unit, and outputs a 32-bit product to the top module as well as a greater than signal and a greater than 12 signal to the control unit.

#### Procedure:

- 1. Create *factorial* project in Vivado and select the proper hardware: xc7a100csg324-1.
- 2. Create factorial\_top.v, control\_unit.v, factorial\_dp.v, and self-checking testbenches factorial top tb.v, control unit tb.v, and factorial dp tb.v.
- 3. Run simulations and verify functionality performs as desired.
- 4. Create and design *factorial\_FPGA.v, factorial\_FPGA.xdc,* and all modules necessary for board functionality.
- 5. Run Synthesis, Implementation, and Bitstream Generation, and program the Nexys 4 FPGA board.
- 6. Verify board Functionality is performing as desired.

# Simulation Results:



**Figure 1a:** factorial\_top\_tb.v simulation result.

```
xsim: Time (s): cpu = 00:00:10; elapsed = 00:00:08. Memory (MB): peak = 761.133; gain = 5.023
INFO: [USF-XSim-96] XSim completed. Design snapshot 'factorial_top_tb_behav' loaded. INFO: [USF-XSim-97] XSim simulation ran for 1000ns
□ launch_simulation: Time (s): cpu = 00:00:21; elapsed = 00:00:45. Memory (MB): peak = 761.133; gain = 11.879
□ restart
☐ INFO: [Simtcl 6-17] Simulation restarted ☐ run all
 ERROR: input value greater than 12
 ERROR: input value greater than 12
 ERROR: input value greater than 12
  SUCCESS:
                   12! = 479001600
  SUCCESS:
                    11! = 39916800
  SUCCESS:
                     10! = 3628800
  SUCCESS:
                     9! =
                             362880
  SUCCESS:
                     8! =
                              40320
                     7! =
  SUCCESS:
                                5040
                     6! =
  SUCCESS:
                                 720
 SUCCESS:
                     5! =
                                 120
  SUCCESS:
                     4! =
                                  24
  SUCCESS:
                     3! =
                                  6
  SUCCESS:
                      2! =
                      1! =
   SUCCESS:
                                   1
                      0! =
SUCCESS:
                                   1
```

Figure 1b: factorial\_top\_tb.v Tcl console output.



Figure 2a: control\_unit\_tb.v simulation results.

Figure 2b: control\_unit\_tb.v Tcl console output.



Figure 3a: datapath\_tb.v simulation results.



Figure 3b: datapath\_tb.v Tcl console output.

### FPGA Validation:

For hardware validation, shown in the pictures below of input 7 and 0 which started in state 0 with Go flag set. The results are shown in decimal with the output of 5040, which is correct for 7!, and output 1 which is correct for 0!.



Figure 4a: FPGA Validation Result of Factorial 0.



**Figure 4b:** FPGA Validation Result of Factorial 7.

# Conclusion:

All tasks outlined in the *Procedure* section were successful. Conflict originally arose when implementing the top-level design on the FPGA board, but this was rectified and board functionality was completed as intended. Proper functionality of source code was also verified by simulations. This lab was a good test of retained knowledge from prerequisite courses.

# Appendix:

## Diagrams:



Figure 5: Top Module Block Diagram.



Figure 6: Control Unit Finite State Machine.



**Figure 7:** Data Path Module.



Figure 8: State Transition Diagram.



Figure 9: Next State Logic Diagram.

| CS | go | load_cnt | load_reg | cnt_en | sel1 | sel2 | ud | GT | NS | DONE |
|----|----|----------|----------|--------|------|------|----|----|----|------|
| 0  | 0  | 0        | 0        | 0      | 1    | 1    | X  | X  | 0  | 0    |
| 0  | 1  | 0        | 0        | 0      | 1    | 1    | X  | X  | 1  | 0    |
| 1  | Х  | 1        | 1        | 1      | 1    | 1    | X  | X  | 2  | 0    |
| 2  | Х  | 0        | 0        | 1      | 0    | 1    | X  | 0  | 4  | 0    |
| 2  | X  | 0        | 0        | 1      | 0    | 1    | X  | 1  | 3  | 0    |
| 3  | Х  | 0        | 1        | 1      | 0    | 0    | 0  | X  | 2  | 0    |
| 4  | Х  | 0        | 0        | 0      | 0    | 0    | X  | X  | 0  | 1    |

 Table 1: State Output Table

#### Source Code:

```
factorial_top.v
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: Factorial
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Factorial(input [3:0] n,
        input Go, clk, rst,
        output Done,
        output [31:0] out);
wire [5:0] ctrl;
wire Is_Gt;
```

```
Factorial_CU U0 (.Go(Go), .clk(clk), .rst(rst), .Is_Gt(Is_Gt), .Done(Done), .ctrl(ctrl)); Factorial_DP U1 ( .n(n), .ctrl(ctrl), .clk(clk), .rst(rst), .out(out), .Is_GT(Is_Gt)); endmodule
```

```
control unit.v
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: Factorial CU
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Factorial CU(input Go, clk, rst, Is Gt,
          output reg Done,
          output reg [5:0] ctrl);
reg [3:0] ns, cs;
parameter
  IDLE = 6'b0 \ 0 \ 0_0_0_0,
  S1 = 6'b0_1_0_1_0_1_1_0
  S2 = 6'b1 \ 0 \ 0 \ 0 \ 0,
  S3 = 6'b1 \ 0 \ 0 \ 0 \ 1,
  S4 = 6'b1 \ 1 \ 0 \ 0 \ 1 \ 0;
always @(Go, Is Gt, Done, ns, cs)
begin
    case(cs)
      4'd0:
        begin
```

```
Done = 0;
            if(Go) begin ns = 4'd1; end
            else begin ns = 4'd0; end
       4'd1: begin Done = 0; ns = 4'd2; end
       4'd2:
            if(Is_Gt) begin ns = 4'd4; Done = 0; end
            else begin ns = 4'd3; Done = 0; end
         end
       4'd3:
         begin
            Done = 1;
            ns = 4'd0;
         end
       4'd4:
         begin
            Done = 0;
            ns = 4'd2;
         end
       default: ns = 4'd0;
    endcase
end
always @(posedge clk, posedge rst)
begin
     if(rst)
        cs <= 0;
     else
        cs \le ns;
end
always @(cs, ctrl) //{Sel1, ce, ud, ld1, ld2, sel2} = ctrl;
begin
    case(cs)
       4'd0: ctrl = IDLE;
       4'd1: ctrl = S1;
       4'd2: ctrl = S2;
       4'd3: ctrl = S3;
       4'd4: ctrl = S4;
    endcase
end
endmodule
```

#### datapath.v

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: Factorial DP
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Factorial DP(input [3:0] n,
           input [5:0] ctrl,
           input clk, rst,
           output [31:0] out,
           output Is GT);
wire [3:0] Cnt Reg;
wire [31:0] q out, aluout, q2 out, mux out1, mux out2;
wire IS equal;
Ud Cnt 4 u1(.D(n), .LD(ctrl[2]), .UD(ctrl[3]), .CE(ctrl[4]), .CLK(clk), .RST(rst), .Q(Cnt Reg));
comparater u2(.A({28'd0,Cnt_Reg}), .B(32'd1), .greater(Is_GT));
Dreg u3(.D(mux out1), .en(ctrl[1]), .clk(clk), .rst(rst), .Q(q out));
Alu u4(.in1(q out), .in2(\{28'd0,Cnt Reg\}), .c(2'b00), .aluout(aluout));
Mux u6 (.in1(32'd1), .in2(aluout), .sel(ctrl[5]), .out(mux out1));
Mux u7 (.in1(32'd0), .in2(aluout), .sel(ctrl[0]), .out(out));
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: Factorial fpga
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Factorial fpga(input [3:0] n,
            input go, clk100MHz, control, rst,
            output Done,
            output [7:0] LEDOUT, LEDSEL);
supply1 [7:0] vcc;
wire DONT USE, clk 5KHz;
wire [31:0] out;
wire [3:0] dig0, dig1, dig2, dig3, dig4, dig5, dig6, dig7;
wire [6:0] out0, out1, out2, out3, out4, out5, out6, out7;
Factorial U0 (.n(n), .Go(go), .clk(debouncedButton), .rst(rst), .Done(Done), .out(out));
bin2bcd32 U1 (.value(out), .dig0(dig0), .dig1(dig1), .dig2(dig2), .dig3(dig3), .dig4(dig4), .dig5(dig5),
.dig6(dig6), .dig7(dig7));
showNumber U2 (.dig0(dig0), .dig1(dig1), .dig2(dig2), .dig3(dig3), .dig4(dig4), .dig5(dig5),
.dig6(dig6), .dig7(dig7),
          .out0(out0), .out1(out1), .out2(out2), .out3(out3), .out4(out4), .out5(out5), .out6(out6),
.out7(out7));
led mux U3(clk 5KHz, rst, {1'b1, out7}, {1'b1, out6}, {1'b1, out5}, {1'b1, out4}, {1'b1, out3}, {1'b1,
out2}, {1'b1, out1}, {1'b1, out0}, LEDOUT, LEDSEL);
clk gen U4(.clk100MHz(clk100MHz), .rst(rst), .clk 4sec(DONT USE), .clk 5KHz(clk 5KHz));
button debouncer U5(.clk(clk 5KHz), .button(control), .debounced button(debouncedButton));
endmodule
```

#### factorial FPGA.xdc

```
create clock -add -name sys clk pin -period 10.00 -waveform {0.5} [get ports {clk100MHz}];
set property -dict { PACKAGE PIN J15 | IOSTANDARD LVCMOS33 } [get ports { n[0] }];
set property -dict { PACKAGE PIN L16 IOSTANDARD LVCMOS33 } [get ports { n[1] }];
set property -dict { PACKAGE PIN M13 IOSTANDARD LVCMOS33 } [get ports { n[2] }];
set property -dict { PACKAGE PIN R15 IOSTANDARD LVCMOS33 } [get ports { n[3] }];
set property -dict { PACKAGE PIN H17 IOSTANDARD LVCMOS33 } [get ports { Done }];
set property -dict { PACKAGE PIN M17 IOSTANDARD LVCMOS33 } [get ports { rst }];
set property -dict { PACKAGE PIN N17 IOSTANDARD LVCMOS33 } [get ports { control }];
set property -dict { PACKAGE PIN R17 IOSTANDARD LVCMOS33 } [get ports { go }];
set property -dict { PACKAGE PIN K13 | IOSTANDARD LVCMOS33 } [get ports { LEDOUT[0]
set_property -dict { PACKAGE_PIN K16 | IOSTANDARD LVCMOS33 } [get_ports { LEDOUT[1]
set property -dict { PACKAGE PIN P15 | IOSTANDARD LVCMOS33 } [get ports { LEDOUT[2]
set property -dict { PACKAGE PIN L18 IOSTANDARD LVCMOS33 } [get ports { LEDOUT[3]
set property -dict { PACKAGE PIN R10 IOSTANDARD LVCMOS33 } [get ports { LEDOUT[4]
set property -dict { PACKAGE PIN T11 IOSTANDARD LVCMOS33 } [get ports { LEDOUT[5]
set property -dict { PACKAGE PIN T10 | IOSTANDARD LVCMOS33 } [get ports { LEDOUT[6]
set property -dict { PACKAGE PIN H15 | IOSTANDARD LVCMOS33 } [get ports { LEDOUT[7]
}];
set property -dict { PACKAGE PIN J17 IOSTANDARD LVCMOS33 } [get ports { LEDSEL[0] }];
set property -dict { PACKAGE PIN J18 IOSTANDARD LVCMOS33 } [get ports { LEDSEL[1] }];
set property -dict { PACKAGE PIN J14 IOSTANDARD LVCMOS33 } [get ports { LEDSEL[3] }];
set property -dict { PACKAGE PIN P14 | IOSTANDARD LVCMOS33 } [get ports { LEDSEL[4] }];
set property -dict { PACKAGE PIN T14 IOSTANDARD LVCMOS33 } [get ports { LEDSEL[5]
set property -dict { PACKAGE PIN K2 | IOSTANDARD LVCMOS33 } [get ports { LEDSEL[6] }];
set property -dict { PACKAGE PIN U13 IOSTANDARD LVCMOS33 } [get ports { LEDSEL[7]
}];
```

```
datapath tb.v
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: dp_tb
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module dp tb();
reg [3:0] n tb;
reg [5:0] ctrl_tb;
reg clk tb, rst tb;
wire [31:0] out tb;
wire Is_GT_tb;
integer i;
Factorial DP DUT(.n(n tb), .ctrl(ctrl tb), .clk(clk tb), .rst(rst tb), .out(out tb), .Is GT(Is GT tb));
parameter
  IDLE = 6'b0_0_0_0_0_0
  S1 = 6'b0 \ 1 \ 0 \ 1 \ 1 \ 0,
  S2 = 6'b1_0_0_0_0_0,
  S3 = 6'b1 \ 0 \ 0 \ 0 \ 1,
  S4 = 6'b1 \ 1 \ 0 \ 0 \ 1 \ 0;
task tick; begin #5 clk tb = 1; #5 clk tb = 0; end endtask
  initial
  begin
    clk_tb = 0; rst_tb = 0;
```

```
for(i = 0; i < 13; i = i + 1)
    begin
       n tb = i;
       ctrl tb = IDLE; tick;
       ctrl tb = S1; tick;
       while(Is GT tb)
       begin
         ctrl tb = S2; tick;
         ctrl tb = S4; tick;
       end
       ctrl tb = S3; tick;
       case(i)
         4'd0: begin if(out tb!=0) $display("Error with 0"); end
         4'd1: begin if(out tb!=1) $display("Error with 1"); end
         4'd2: begin if(out tb!=2) $display("Error with 2"); end
         4'd3: begin if(out tb != 6) $display("Error with 3"); end
         4'd4: begin if(out tb != 24) $display("Error with 4"); end
         4'd5: begin if(out tb != 120) $display("Error with 5"); end
         4'd6: begin if(out tb != 720) $display("Error with 6"); end
         4'd7: begin if(out tb != 5040) $display("Error with 7"); end
         4'd8: begin if(out tb != 40320) $display("Error with 8"); end
         4'd9: begin if(out tb != 362880) $display("Error with 9"); end
         4'd10: begin if(out tb != 3628800) $display("Error with 10"); end
      endcase
    end
    $display("Sucess");
    $finish;
  end
endmodule
```

```
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module cu tb();
reg Go tb, clk_tb, rst_tb, Is_Gt_tb;
wire Done tb;
wire [5:0] ctrl tb;
Factorial_CU DUT(.Go(Go_tb), .clk(clk_tb), .rst(rst_tb), .Is_Gt(Is_Gt_tb), .Done(Done_tb),
.ctrl(ctrl tb));
parameter
  IDLE = 6'b0 \ 0 \ 0 \ 0 \ 0,
  S1 = 6'b0 \ 1 \ 0 \ 1 \ 1 \ 0
  S2 = 6'b1_0_0_0_0_0
  S3 = 6'b1 \ 0 \ 0 \ 0 \ 1
  S4 = 6'b1_1_0_0_1_0;
task tick; begin #5 clk tb = 1; #5 clk tb = 0; end endtask
initial
begin
  clk tb = 0; rst tb = 0; Go tb = 1; Is Gt tb = 1;
  if(ctrl tb != IDLE) $display("Error with IDLE");
  if(ctrl_tb != S1) $display("Error with S1");
  if(ctrl_tb != S2) $display("Error with S2");
  tick;
  if(ctrl_tb != S4) $display("Error with S4");
  tick;
  Is Gt tb = 0;
  tick;
  if(ctrl tb != S3)
  begin
     $display("Error with S3");
    if(Done_tb != 1) $display("Error");
  end
```

```
$display("Success");
$finish;
end
endmodule
```

```
factorial_top_tb.v
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
// Design Name:
// Module Name: Factorial tb
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module Factorial tb();
reg [3:0] n tb;
reg Go tb, clk tb, rst tb;
wire Done tb;
wire [31:0] out tb;
integer i;
Factorial DUT (.n(n tb), .Go(Go tb), .clk(clk tb), .rst(rst tb),.Done(Done tb), .out(out tb));
task tick;
  begin
    #5 clk tb = 1;
    #5 clk tb = 0;
  end
endtask
initial
begin
  n tb = 0; clk tb = 0; rst tb = 0;
```

```
Go tb = 0; tick; tick; tick; tick; tick; tick; tick; tick; tick;
  Go tb = 1;
  for(i = 0; i < 11; i = i + 1)
  begin
       n tb = i;
       tick;
       while(!Done tb)
       begin
         tick;
       end
       case(i)
         4'd0: begin if(out tb!=1) $display("Error with 0"); end
         4'd1: begin if(out tb!=1) $display("Error with 1"); end
         4'd2: begin if(out tb!=2) $display("Error with 2"); end
         4'd3: begin if(out tb != 6) $display("Error with 3"); end
         4'd4: begin if(out tb != 24) $display("Error with 4"); end
         4'd5: begin if(out tb != 120) $display("Error with 5"); end
         4'd6: begin if(out tb != 720) $display("Error with 6"); end
         4'd7: begin if(out tb != 5040) $display("Error with 7"); end
         4'd8: begin if(out tb != 40320) $display("Error with 8"); end
         4'd9: begin if(out tb != 362880) $display("Error with 9"); end
         4'd10: begin if(out tb != 3628800) $display("Error with 10"); end
       endcase
 end
 $display("Sucess");
 $finish;
end
endmodule
```