



## Mapping of Applications to Multi-Processor Systems

Peter Marwedel
TU Dortmund, Informatik 12
Germany



© Springer, 2010

2013年 01 月 09 日

These slides use Microsoft clip arts. Microsoft copyright restrictions apply.

#### Structure of this course



Numbers denote sequence of chapters





#### The need to support heterogeneous architectures

Energy efficiency a key constraint, e.g. for Efficiency required for smart assistants mobile systems 1000 "inherent power efficiency (IPE)" 100 10 GOP/J 0.1 8000 രൂറ് +RISC 0.01 **ASIC** x cell **FPGA** MPU + RISC DSP 0.001

Unconventional architectures close to IPE

# Retargetable C compiler AGUX NOTIFICATION OCCOMENT AGUY AGUY

#### Coolflux Audio ASIP

130 nm 0.9V 0.32mm<sup>2</sup> 24bit 2.0 mW MP3 incl. SRAMs 42 MOPS/mW (~1/4 IPE)

#### Retargetable C compiler

#### 41 Issue VLIW for SDR

D MEMORIES

130 nm 1.2V 6.5mm² 16 bit
30 operations / cycle (OFDM)
150 MHz 190mW (incl SRAMs)
24 GOPS/W (~ 1/5 IPE)

SH-MobileG1: Chip Overview

McCourtesy: SiliconHive

P MEMORIES



How to map to these architectures

© Hugo De Man/Philips, 2007





#### Practical problem in automotive design



- Evaluate alternatives ("what if ?")
  - □ Mapping
  - Scheduling
  - □ Communication

- Early
- Quickly
- Cost-efficient

Which processor should run the software?



## **A Simple Classification**

| Architecture fixed/<br>Auto-parallelizing | Fixed Architecture                               | Architecture to be designed                     |
|-------------------------------------------|--------------------------------------------------|-------------------------------------------------|
| Starting from given task graph            | Map to CELL, Hopes, Qiang XU (HK) Simunic (UCSD) | COOL codesign tool; EXPO/SPEA2 SystemCodesigner |
| Auto-parallelizing                        | Mnemee (Dortmund) Franke (Edinburgh)             | Daedalus                                        |





#### **Example: System Synthesis**

#### Given:



#### Goal:



Objectives: cost, latency, power consumption





#### **Basic Model – Problem Graph**

#### Problem graph $G_P(V_P, E_P)$ :



#### Interpretation:

- V<sub>P</sub> consists of functional nodes V<sub>P</sub><sup>f</sup> (task, procedure) and communication nodes V<sub>P</sub><sup>c</sup>.
- E<sub>P</sub> represent data dependencies



#### **Basic Model: Specification Graph**

Definition: A specification graph is a graph  $G_S=(V_S,E_S)$  consisting of a problem graph  $G_P$ , an architecture graph  $G_A$ , and edges  $E_M$ . In particular,  $V_S=V_P\cup V_A$ ,  $E_S=E_P\cup E_A\cup E_M$ 







#### **Design Space**

## Communication Templates



#### **Scheduling/Arbitration**







#### Which architecture is better suited for our application?

#### **Architecture #1**











© p. marwedel, informatik 12, 2013

# **Evolutionary Algorithms for Design Space Exploration (DSE)**







#### **Challenges**

- Encoding of (allocation+binding)
  - simple encoding
    - eg. one bit per resource, one variable per binding
    - easy to implement
    - many infeasible partitionings
  - encoding + repair
    - eg. simple encoding and modify such that for each  $v_p \in V_P$  there exists at least one  $v_a \in V_A$  with a  $\beta(v_p) = v_a$
    - reduces number of infeasible partitionings
- Generation of the initial population, mutation
- Recombination





### **EXPO – Tool architecture (1)**







### **EXPO – Tool architecture (2)**



#### EXPO - Tool (3)







### **Application Model**

#### Example of a simple stream processing task structure:







## **Exploration – Case Study (1)**

### behavioral specification of a video codec for video compression







## **Exploration – Case Study (2)**

#### problem graph of the video coder







## **Exploration – Case Study (3)**



## More Results







## Design Space Exploration with SystemCoDesigner (Teich et al., Erlangen)

- System Synthesis comprises:
  - Resource allocation
  - Actor binding
  - Channel mapping
  - Transaction modeling
- Idea:
  - Formulate synthesis problem as 0-1 ILP
  - Use Pseudo-Boolean (PB) solver to find feasible solution
  - Use multi-objective Evolutionary algorithm (MOEA) to optimize Decision Strategy of the PB solver

#### **System Synthesis (Actor Binding)**



- > A denotes the set of actors
- ➤ Actor binding activation  $\alpha$ :  $A \times R \rightarrow \{0, 1\}$
- $\rightarrow \alpha(a,r) = 1$  binds actor a onto resource r
- $\blacktriangleright \forall a \in A: \sum \alpha(a,r) = 1$  (Each actor is bound exactly once)



© J. Teich, U. Erlangen-Nürnberg





# A 3rd approach based on evolutionary algorithms: SYMTA/S:



[R. Ernst et al.: A framework for modular analysis and exploration of heteterogenous embedded systems, Real-time Systems, 2006, p. 124]





## **A Simple Classification**

| Architecture fixed/<br>Auto-parallelizing | Fixed Architecture                                       | Architecture to be designed                     |
|-------------------------------------------|----------------------------------------------------------|-------------------------------------------------|
| Starting from given task graph            | Map to CELL,<br>Hopes<br>Qiang XU (HK)<br>Simunic (UCSD) | COOL codesign tool; EXPO/SPEA2 SystemCodesigner |
| Auto-parallelizing                        | Mnemee (Dortmund)<br>Franke (Edinburgh)                  | Daedalus                                        |





## A fixed architecture approach: Map → CELL



The problem of allocating and scheduling task graphs on processors in a distributed real-time system is NP-hard.

technische universität dortmund



#### Partitioning into Allocation and Scheduling









## HOPES Proposal





## **A Simple Classification**

| Architecture fixed/<br>Auto-parallelizing | Fixed Architecture                               | Architecture to be designed                     |
|-------------------------------------------|--------------------------------------------------|-------------------------------------------------|
| Starting from given task graph            | Map to CELL, Hopes, Qiang XU (HK) Simunic (UCSD) | COOL codesign tool; EXPO/SPEA2 SystemCodesigner |
| Auto-parallelizing                        | Mnemee (Dortmund) Franke (Edinburgh)             | Daedalus                                        |





#### **Daedalus Design-flow**



#### JPEG/JPEG2000 case study

## Example architecture instances for a single-tile JPEG encoder:



2 MicroBlaze processors (50KB)



1 MicroBlaze, 1HW DCT (36KB)



2KB **DCT** Q 2KB 2KB 8KB VLE, Vout 8KB 32KB Vin 8KB 2KB 2KB 2KB **DCT** Q

4 MicroBlaze, 2HW DCT (68KB)





#### **Sesame DSE results:**

#### Single JPEG encoder DSE



## **A Simple Classification**

| Architecture fixed/<br>Auto-parallelizing | Fixed Architecture                               | Architecture to be designed                     |
|-------------------------------------------|--------------------------------------------------|-------------------------------------------------|
| Starting from given task graph            | Map to CELL, Hopes, Qiang XU (HK) Simunic (UCSD) | COOL codesign tool; EXPO/SPEA2 SystemCodesigner |
| Auto-parallelizing                        | Mnemee (Dortmund)<br>Franke (Edinburgh)          | Daedalus                                        |





### **Auto-Parallelizing Compilers**

#### Discipline "High Performance Computing":

- Research on vectorizing compilers for more than 25 years.
- Traditionally: Fortran compilers.
- Such vectorizing compilers usually inappropriate for Multi-DSPs, since assumptions on memory model unrealistic:
  - Communication between processors via shared memory
  - Memory has only one single common address space
- De Facto no auto-parallelizing compiler for Multi-DSPs!
- Work of Franke, O'Boyle (Edinburgh)

© Falk





## Introduction of Memory Architecture-Aware Optimization The MACC PMS (Processor/ Memory/Switch) Model

- Explicit memory architecture
- API provides access to memory information











## MaCC Modeling Example via GUI



#### **Toolflow Detailed View**



- Optimization of dynamic data structures
- 2. Extraction of potential parallelism
- Implementation of parallelism;placement of static data
- 4. Placement of dynamic data



#### **Toolflow Detailed View**



- 5. Perform mapping to processing elements
  - Scenario based
  - Memory aware
- Transform the code to implement the mapping
- 7. Perform scratchpad memory optimizations for each processing element





#### **MAPS-TCT Framework**



fakultät für informatik

Workshop on Mapping Rheinfels Castle, 2008

-ramework for MPSoC

Rainer Leupers, Weihua Sheng: MAPS: An Integrated

Application Parallelization, of Applications to MPSoCs,

#### **Summary**

- Clear trend toward multi-processor systems
   for embedded systems, there exists a large design space
- Using architecture crucially depends on mapping tools
- Mapping applications onto heterogeneous MP systems needs allocation (if hardware is not fixed), binding of tasks to resources, scheduling
- Two criteria for classification
  - Fixed / flexible architecture
  - Auto parallelizing / non-parallelizing
- Introduction to proposed Mnemee tool chain

Evolutionary algorithms currently the best choice



