









REF5010, REF5020, REF5025, REF5030, REF5040, REF5045, REF5050 SBOS410K - JUNE 2007 - REVISED JUNE 2023

# REF50xx

# Low-Noise, Very Low Drift, Precision Voltage Reference

#### 1 Features

Low temperature drift:

High-grade: 3 ppm/°C (maximum)

Standard-grade: 8 ppm/°C (maximum)

High accuracy:

High-grade: 0.05% (maximum)

Standard-grade: 0.1% (maximum)

Low noise: 3 µV<sub>PP</sub>/V

Excellent long-term stability:

22 ppm after first 1000 hours (SOIC-8)

50 ppm after first 1000 hours (VSSOP-8)

High-output current: ±10 mA

Temperature range: -40°C to 125°C

### 2 Applications

- Precision data acquisition systems
- Semiconductor test equipment
- Industrial process controls
- Medical instrumentation
- Pressure and temperature transmitters
- Lab and field instrumentation

### 3 Description

The REF50xx is a family of low-noise, low-drift, very high precision voltage references. These references are capable of both sinking and sourcing current, and have excellent line and load regulation.

Excellent temperature drift (3 ppm/°C) and high accuracy (0.05%) are achieved using proprietary design techniques. These features, combined with very low noise, make the REF50xx family an excellent choice for use in high-precision data acquisition systems.

Each reference voltage is available in both high grade (REF50xxIDGK and REF50xxID) and standard grade (REF50xxAIDGK and REF50xxAID). The reference voltages are offered in 8-pin VSSOP and SOIC packages, and are specified from -40°C to 125°C.

#### **Device Information**

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM)   |  |
|-------------|-------------|-------------------|--|
| REF50xx     | SOIC (8)    | 4.90 mm × 3.91 mm |  |
| REFOUXX     | VSSOP (8)   | 3.00 mm × 3.00 mm |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated

**Simplified Schematic** 



### **Table of Contents**

| 1 Features                           | 1  | 9.4 Device Functional Modes                           | .18  |
|--------------------------------------|----|-------------------------------------------------------|------|
| 2 Applications                       |    | 10 Applications and Implementation                    |      |
| 3 Description                        |    | 10.1 Application Information                          |      |
| 4 Revision History                   |    | 10.2 Typical Applications                             |      |
| 5 Device Comparison Table            |    | 11 Power Supply Recommendations                       |      |
| 6 Pin Configuration and Functions    | 3  | 12 Layout                                             | .21  |
| 7 Specifications                     | 4  | 12.1 Layout Guidelines                                | . 21 |
| 7.1 Absolute Maximum Ratings         |    | 12.2 Layout Example                                   |      |
| 7.2 ESD Ratings                      | 4  | 12.3 Power Dissipation                                |      |
| 7.3 Recommended Operating Conditions |    | 13 Device and Documentation Support                   | .22  |
| 7.4 Thermal Information              | 4  | 13.1 Documentation Support                            |      |
| 7.5 Electrical Characteristics       | 5  | 13.2 Receiving Notification of Documentation Updates. |      |
| 7.6 Typical Characteristics          | 7  | 13.3 Support Resources                                | . 22 |
| 8 Parameter Measurement Information  |    | 13.4 Trademarks                                       | .22  |
| 9 Detailed Description               | 14 | 13.5 Glossary                                         | .22  |
| 9.1 Overview                         |    | 14 Mechanical, Packaging, and Orderable               |      |
| 9.2 Functional Block Diagram         |    | Information                                           | . 22 |
| 9.3 Feature Description              |    |                                                       |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision J (July 2022) to Revision K (June 2023)                                           | Page     |
|---------------------------------------------------------------------------------------------------------|----------|
| <ul> <li>Changed VSSOP 2000 hours LTD infromation line to SOIC -8 1000 hours LTD information</li> </ul> | n1       |
| Changed Long-Term Stability parameters and specifications for SOIC-8 package                            | 5        |
| • Changed output voltage noise to low frequency noise to Electrical Characteristics                     | 5        |
| Added 10 Hz to 1 Khz noise information Electrical Characteristics                                       | 5        |
| • Changed Long term stability spec for SOIC-8 Package Electrical Characteristics                        | 5        |
| Changed Figure 7-28                                                                                     |          |
| Changed Figure 7-29                                                                                     |          |
| Changed Figure 7-30                                                                                     | 7        |
| Added noise density plot Figure 7-14                                                                    | 7        |
| Changed title of flicker noise plot Figure 7-13                                                         | 7        |
| • Changed all the load transient plot Figure 7-17 Figure 7-18 Figure 7-19 Figure 7-20                   | 7        |
| Changed the plot Figure 9-3                                                                             | 17       |
| Changes from Revision I (February 2020) to Revision J (July 2022)                                       | Page     |
| Updated the numbering format for tables, figures, and cross-references throughout the defendance.       | ocument1 |
| Changes from Revision H (June 2016) to Revision I (February 2020)                                       | Page     |
| Added REF5045 to table                                                                                  | 5        |
| Changed Long-Term Stability parameters                                                                  |          |
| Changed Long-Term Stability Graphs for VSSOP                                                            |          |
| Added section on Long-Term Stability                                                                    |          |
| ,                                                                                                       |          |



# **5 Device Comparison Table**

| MODEL   | OUTPUT VOLTAGE |
|---------|----------------|
| REF5020 | 2.048 V        |
| REF5025 | 2.5 V          |
| REF5030 | 3 V            |
| REF5040 | 4.096 V        |
| REF5045 | 4.5 V          |
| REF5050 | 5 V            |
| REF5010 | 10 V           |

# **6 Pin Configuration and Functions**



NOTES: (1) DNC = Do not connect.

(2) NC = No internal connection.

Figure 6-1. D, DGK Packages 8-Pin SOIC, VSSOP Top View

**Table 6-1. Pin Functions** 

|         | PIN | DESCRIPTION                                                                 |  |
|---------|-----|-----------------------------------------------------------------------------|--|
| NAME    | NO. | DESCRIPTION                                                                 |  |
| DNC     | 1   | Do not connect                                                              |  |
| VIN     | 2   | Input supply voltage                                                        |  |
| TEMP    | 3   | Temperature monitoring pin. Provides a temperature-dependent output voltage |  |
| GND     | 4   | Ground                                                                      |  |
| TRIM/NR | 5   | Output adjustment and noise reduction pin                                   |  |
| VOUT    | 6   | Reference voltage output                                                    |  |
| NC      | 7   | No internal connection                                                      |  |
| DNC     | 8   | Do not connect                                                              |  |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                           | MIN         | MAX | UNIT |
|-------------------------------------------|-------------|-----|------|
| Input voltage                             | -0.2        | 18  | V    |
| Output short circuit                      | -30         | 30  | mA   |
| Operating temperature                     | <b>–</b> 55 | 125 | °C   |
| Junction temperature (T <sub>J</sub> max) |             | 150 | °C   |
| Storage temperature, T <sub>stg</sub>     | <b>–</b> 65 | 150 | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

### 7.2 ESD Ratings

|                                            |  |                                                                                | VALUE | UNIT |
|--------------------------------------------|--|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V    |
|                                            |  | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 | MIN                                     | NOM MAX | UNIT |
|-----------------|-----------------------------------------|---------|------|
| V <sub>IN</sub> | V <sub>OUT</sub> + 0.2 V <sup>(1)</sup> | 18      | 3 V  |
| Гоит            | -10                                     | 10      | ) mA |

<sup>(1)</sup> Except for the REF5020, where  $V_{IN}$  (minimum) = 2.7 V

### 7.4 Thermal Information

|                                                              |                                                            | RE       | REF50xx     |      |  |
|--------------------------------------------------------------|------------------------------------------------------------|----------|-------------|------|--|
|                                                              | THERMAL METRIC(1)                                          | D (SOIC) | DGK (VSSOP) | UNIT |  |
|                                                              |                                                            | 8 PINS   | 8 PINS      |      |  |
| $R_{\theta JA}$                                              | Junction-to-ambient thermal resistance                     | 115      | 160.9       | °C/W |  |
| R <sub>0JC(top)</sub>                                        | Junction-to-case (top) thermal resistance                  | 63.4     | 53.9        | °C/W |  |
| $R_{\theta JB}$                                              | Junction-to-board thermal resistance                       | 57.1     | 82.3        | °C/W |  |
| $\Psi_{JT}$                                                  | Ψ <sub>JT</sub> Junction-to-top characterization parameter |          | 5.1         | °C/W |  |
| Ψ <sub>JB</sub> Junction-to-board characterization parameter |                                                            | 56.2     | 80.7        | °C/W |  |
| R <sub>0JC(bot)</sub>                                        | Junction-to-case (bottom) thermal resistance               | N/A      | N/A         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 7.5 Electrical Characteristics

At  $T_A$  = 25°C,  $I_{LOAD}$  = 0,  $C_L$  = 1  $\mu$ F, and  $V_{IN}$  = ( $V_{OUT}$  + 0.2 V) to 18 V, unless otherwise noted

|                           | PARAMETER                     |           | TEST CONDITIONS                                                                                                                      | MIN TYP | MAX   | UNIT                 |
|---------------------------|-------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|---------|-------|----------------------|
| OUTPUT V                  | OLTAGE                        |           |                                                                                                                                      |         |       |                      |
|                           |                               |           | REF5020 (V <sub>OUT</sub> = 2.048 V) <sup>(1)</sup> ,<br>2.7 V < V <sub>IN</sub> < 18 V                                              | 2.048   |       |                      |
|                           |                               |           | REF5025                                                                                                                              | 2.5     |       |                      |
|                           |                               |           | REF5030                                                                                                                              | 3.0     |       |                      |
| V <sub>OUT</sub>          | Output voltage                |           | REF5040                                                                                                                              | 4.096   |       | V                    |
|                           |                               |           | REF5045                                                                                                                              | 4.5     |       |                      |
|                           |                               |           | REF5050                                                                                                                              | 5.0     |       |                      |
|                           |                               |           | REF5010                                                                                                                              | 10.0    |       |                      |
|                           | Initial accuracy: high gi     | rade      | All voltage options <sup>(1)</sup>                                                                                                   | -0.05%  | 0.05% |                      |
|                           | Initial accuracy: standa      | ırd grade | All voltage options <sup>(1)</sup>                                                                                                   | -0.1%   | 0.1%  |                      |
| NOISE                     |                               | -         |                                                                                                                                      |         |       |                      |
| e <sub>npp</sub>          | Low Frequency noise           |           | f = 0.1 Hz to 10 Hz                                                                                                                  | 3       |       | μV <sub>PP</sub> /V  |
| e <sub>n</sub>            | Output Voltage Noise          |           | f = 10 Hz to 1 kHz                                                                                                                   | 0.9     |       | μV <sub>RMS</sub> /V |
|                           | OLTAGE TEMPERATURE            | DRIFT     | 1                                                                                                                                    | 1 2.0   |       | I LIMO.              |
| dV <sub>OUT</sub> /dT     | Output voltage tempera        |           |                                                                                                                                      |         |       |                      |
| - 001/41                  | High grade                    |           |                                                                                                                                      | 2.5     | 3     | ppm/°C               |
|                           | Standard grade                |           |                                                                                                                                      | 3       | 8     | ppm/°C               |
| LINE REGU                 |                               |           |                                                                                                                                      |         | 3     | ррии О               |
| LINE REGO                 | LATION                        |           | $V_{IN} = (V_{OUT} + 0.2)$ to 18 $V^{(4)}$                                                                                           | 0.1     | 1     | ppm/V                |
| $\Delta V_{O(\Delta VI)}$ | Line regulation               |           | $V_{IN} = V_{OUT} + 0.2 V,$                                                                                                          | 0.1     | 1     |                      |
|                           |                               |           | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C^{(4)}$                                                                                  | 0.2     | '     | ppm/V                |
| LOAD REG                  | ULATION                       |           |                                                                                                                                      |         |       |                      |
|                           |                               |           | $-10 \text{ mA} < I_{LOAD} < 10 \text{ mA},$<br>$V_{IN} = V_{OUT} + 0.75 V^{(5)}$                                                    | 20      | 30    | ppm/mA               |
| $\Delta V_{O(\Delta IL)}$ | Load regulation               |           | -10 mA < I <sub>LOAD</sub> < 10 mA,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 0.75 V<br>T <sub>A</sub> = -40°C to 125°C <sup>(5)</sup> |         | 50    | ppm/mA               |
| SHORT-CIR                 | CUIT CURRENT                  |           |                                                                                                                                      |         |       |                      |
| I <sub>SC</sub>           | Short circuit current         |           | V <sub>OUT</sub> = 0                                                                                                                 | 25      |       | mA                   |
|                           | HYSTERESIS <sup>(2)</sup> (3) |           | 501                                                                                                                                  |         |       |                      |
|                           | High grade                    | VSSOP-8   | Cycle 1                                                                                                                              | 50      |       | ppm                  |
|                           | Standard grade                | VSSOP-8   | Cycle 1                                                                                                                              | 70      |       | ppm                  |
|                           | High grade                    | SOIC-8    | Cycle 1                                                                                                                              | 70      |       |                      |
|                           | Standard grade                | SOIC-8    | Cycle 1                                                                                                                              | 90      |       | ppm                  |
|                           | High grade                    | VSSOP-8   | Cycle 1 Cycle 2                                                                                                                      | 40      |       | ppm                  |
|                           |                               |           | <u> </u>                                                                                                                             |         |       | ppm                  |
|                           | Standard grade                | VSSOP-8   | Cycle 2                                                                                                                              | 40      |       | ppm                  |
|                           | High grade                    | SOIC-8    | <u> </u>                                                                                                                             | 50      |       | ppm                  |
| LONG TES                  | Standard grade                | SOIC-8    | Cycle 2                                                                                                                              | 50      |       | ppm                  |
| LONG-TER                  | M STABILITY <sup>(3)</sup>    | 1/05 5 7  | To                                                                                                                                   |         | 1     |                      |
|                           |                               | VSSOP-8   | 0 to 1000 hours                                                                                                                      | 50      |       | ppm/1000 h           |
|                           |                               | VSSOP-8   | 1000 to 2000 hours                                                                                                                   | 25      |       | ppm/1000 h           |
|                           |                               | SOIC-8    | 0 to 1000 hours                                                                                                                      | 22      |       | ppm/1000 h           |
|                           |                               | SOIC-8    | 1000 to 2000 hours                                                                                                                   | 18      |       | ppm/1000 h           |
| TEMP PIN                  |                               |           |                                                                                                                                      |         |       |                      |
|                           | Voltage output                |           | At T <sub>A</sub> = 25°C                                                                                                             | 575     |       | mV                   |
|                           | Temperature sensitivity       | 1         | T <sub>A</sub> = -40°C to 125°C                                                                                                      | 2.64    |       | mV/°C                |
| TURN-ON S                 | SETTLING TIME                 |           |                                                                                                                                      |         |       |                      |
|                           | Turn-on settling time         |           | To 0.1% with C <sub>L</sub> = 1 μF                                                                                                   | 200     |       | μs                   |

### 7.5 Electrical Characteristics (continued)

At  $T_A$  = 25°C,  $I_{LOAD}$  = 0,  $C_L$  = 1  $\mu$ F, and  $V_{IN}$  = ( $V_{OUT}$  + 0.2 V) to 18 V, unless otherwise noted

|                   | PARAMETER         | TEST CONDITIONS                 | MIN                                   | TYP | MAX | UNIT |
|-------------------|-------------------|---------------------------------|---------------------------------------|-----|-----|------|
| POWER             | SUPPLY            |                                 |                                       |     |     |      |
| Vs                | Supply voltage    | See note (1)                    | V <sub>OUT</sub> + 0.2 <sup>(1)</sup> |     | 18  | V    |
|                   | Quiggeent current |                                 |                                       | 0.8 | 1   | mA   |
| Quiescent current |                   | T <sub>A</sub> = -40°C to 125°C |                                       |     | 1.2 | mA   |
| TEMPE             | RATURE RANGE      |                                 |                                       |     |     |      |
|                   | Specified range   |                                 | -40                                   |     | 125 | °C   |
|                   | Operating range   |                                 | -55                                   |     | 125 | °C   |

- (1) For  $V_{OUT} \le 2.5 \text{ V}$ , the minimum supply voltage is 2.7 V.
- (2) The thermal hysteresis procedure is explained in more detail in Section 9.3.3.
- (3) Data collected using devices soldered onto the test board.
- (4) Except for REF5020, where  $V_{IN} = 2.7 \text{ V}$  to 18 V
- (5) Except for REF5020, where  $V_{IN} = 3 \text{ V}$



### 7.6 Typical Characteristics















### **8 Parameter Measurement Information**

**Solder Heat Shift**: The materials used in the manufacture of the REF50xx have differing coefficients of thermal expansion, resulting in stress on the device die when the part is heated. Mechanical and thermal stress on the device can cause the output voltages to shift, degrading the initial accuracy and drift specifications of the product. Reflow soldering is a common cause of this error.

To illustrate this effect, a total of 36 devices were soldered on printed-circuit-boards using lead-free solder paste and the paste manufacturer suggested reflow profile. The reflow profile is as shown in Figure 8-1. The printed-circuit-board is comprised of FR4 material. The board thickness is 0.8 mm and the area is 13 mm × 13 mm.

The reference voltage is measured before and after the reflow process across temperature; the typical shift of accuracy and drift is displayed in Figure 8-2 through Figure 8-9. Although all tested units exhibit very low shifts, higher shifts are also possible depending on the size, thickness, and material of the printed-circuit-board. An important note is that the histograms display the typical shift for exposure to a single reflow profile. Exposure to multiple reflows, as is common on printed circuit boards (PCBs) with surface-mount components on both sides, causes additional shifts in the output bias voltage. If the PCB is exposed to multiple reflows, then solder the device in the last pass to minimize device exposure to thermal stress.



Figure 8-1. Reflow Profile



Figure 8-2. Solder Heat Shift Distribution (%), SOIC Package



Figure 8-3. Solder Heat Shift Distribution (%), VSSOP Package







# 9 Detailed Description

# 9.1 Overview

The REF50xx is family of low-noise, precision band-gap voltage references that are specifically designed for excellent initial voltage accuracy and drift. See Section 9.2 for a simplified block diagram of the REF50xx.

# 9.2 Functional Block Diagram





### 9.3 Feature Description

### 9.3.1 Temperature Monitoring

The temperature output terminal (TEMP, pin 3) provides a temperature-dependent voltage output with approximately  $60-k\Omega$  source impedance. As illustrated in Figure 7-8, the output voltage follows the nominal relationship:

$$V_{\text{TEMP PIN}} = 509 \text{ mV} + 2.64 \times \text{T}(^{\circ}\text{C})$$
 (1)

This pin indicates general chip temperature, accurate to approximately ±15°C. Although not generally suitable for accurate temperature measurements, this pin can be used to indicate temperature changes or for temperature compensation of analog circuitry. A temperature change of 30°C corresponds to an approximate 79-mV change in voltage at the TEMP pin.

The TEMP pin has high-output impedance (see Section 9.2). Loading this pin with a low-impedance circuit induces a measurement error; however, this pin does not have any effect on V<sub>OUT</sub> accuracy.

To avoid errors caused by low-impedance loading, buffer the TEMP pin output with a suitable low-temperature drift op amp, such as the OPA333, OPA335, or OPA376, as shown in Figure 9-1.



NOTE: (1) Low drift op amp, such as the OPA333, OPA335, or OPA376.

Figure 9-1. Buffering the TEMP Pin Output

#### 9.3.2 Temperature Drift

The REF50xx is designed for minimal drift error, which is defined as the change in output voltage over temperature. The drift is calculated using the box method, as described in Equation 2.

Drift = 
$$\left(\frac{V_{\text{OUTMAX}} - V_{\text{OUTMIN}}}{V_{\text{OUT}} \times \text{Temp Range}}\right) \times 10^6 \text{(ppm)}$$
 (2)

The REF50xx features a maximum drift coefficient of 3 ppm/°C for the high-grade version, and 8 ppm/°C for the standard-grade.

### 9.3.3 Thermal Hysteresis

Thermal hysteresis for the REF50xx is defined as the change in output voltage after operating the device at 25°C, cycling the device through the specified temperature range, and returning to 25°C. Thermal hysteresis can be expressed as Equation 3:

$$V_{HYST} = \left(\frac{|V_{PRE} - V_{POST}|}{V_{NOM}}\right) \cdot 10^{6} \text{ (ppm)}$$
(3)

#### where

- V<sub>HYST</sub> = thermal hysteresis (in units of ppm)
- V<sub>NOM</sub> = the specified output voltage
- V<sub>PRE</sub> = output voltage measured at 25°C pre-temperature cycling
- V<sub>POST</sub> = output voltage measured after the device has been cycled from 25°C through the specified temperature range of –40°C to 125°C and returned to 25°C

#### 9.3.4 Noise Performance

Typical 0.1-Hz to 10-Hz voltage noise for each member of the REF50xx family is specified in Section 7.5 table. The noise voltage increases with output voltage and operating temperature. Additional filtering can be used to improve output noise levels, although take care to ensure the output impedance does not degrade performance.

For additional information about how to minimize noise and maximize performance in mixed-signal applications such as data converters, refer to the *How a Voltage Reference Affects ADC Performance Part 1*, *How a Voltage Reference Affects ADC Performance Part 2*, and *How a Voltage Reference Affects ADC Performance Part 3* analog design journals.



Figure 9-2. Noise Reduction Using the TRIM/NR Pin

#### 9.3.5 Long-Term Stability

Due to aging and environmental effects, all semiconductor devices experience physical changes of the semiconductor die and the packaging material over time. These changes and the associated package stress on the die cause the output voltage in precision voltage references to deviate over time. The value of such change is specified in the data sheet by a parameter called the long-term stability (also known as the long-term drift (LTD)). Equation 4 shows how LTD is calculated. Note that the LTD value is positive if the output voltage drifts higher over time and negative if the voltage drifts lower over time. Figure 7-23 through Figure 7-30 show the drift of the output voltage for REF50xx over the first 4000 operating hours.

$$|\text{LTD(ppm)}|_{t=n} = \frac{(V_{OUT}|_{t=0} - V_{OUT}|_{t=n})}{V_{OUT}|_{t=0}} \times 10^{6}$$
(4)

#### where

- LTD(ppm)|<sub>t=n</sub> = long-term stability (in units of ppm)
- V<sub>OUT</sub>|<sub>t=0</sub> = output voltage at time = 0 hr
- V<sub>OUT</sub>|<sub>t=n</sub> = output voltage at time = n hr



### 9.3.6 Output Adjustment Using the TRIM/NR Pin

The REF50xx provides a very accurate, factory-trimmed voltage output. However,  $V_{OUT}$  can be adjusted using the trim and noise reduction pin (TRIM/NR, pin 5). Figure 9-3 shows a typical circuit that allows an output adjustment of  $\pm 15$  mV.



Figure 9-3. V<sub>OUT</sub> Adjustment Using the TRIM/NR Pin

The REF50xx allows access to the band-gap through the TRIM/NR pin. Placing a capacitor from the TRIM/NR pin to GND (Figure 9-2) in combination with the internal  $R_3$  and  $R_4$  resistors creates a low-pass filter. A capacitance of 1  $\mu$ F creates a low-pass filter with the corner frequency from 10 Hz to 20 Hz. Such a filter decreases the overall noise measured on the  $V_{OUT}$  pin by half. Higher capacitance results in a lower filter cutoff frequency, further reducing output noise. Using this capacitor increases start-up time.

#### 9.4 Device Functional Modes

#### 9.4.1 Basic Connections

Figure 9-4 shows the typical connections for the REF50xx. TI recommends a supply bypass capacitor ranging from 1  $\mu$ F to 10  $\mu$ F. A 1- $\mu$ F to 50- $\mu$ F output capacitor (C<sub>L</sub>) must be connected from V<sub>OUT</sub> to GND. The equivalent series resistance (ESR) value of C<sub>L</sub> must be less than or equal to 1.5  $\Omega$  to ensure output stability. To minimize noise, the recommended ESR of C<sub>L</sub> is from 1  $\Omega$  and 1.5  $\Omega$ .



Figure 9-4. Basic Connections

### 9.4.2 Supply Voltage

The REF50xx family of voltage references features extremely low dropout voltage. With the exception of the REF5020, which has a minimum supply requirement of 2.7 V, these references can be operated with a supply of 200 mV more than the output voltage in an unloaded condition. For loaded conditions, a typical dropout voltage versus load plot is provided in Figure 7-6.

### 9.4.3 Negative Reference Voltage

For applications requiring a negative and positive reference voltage, the REF50xx and OPA735 can be used to provide a dual-supply reference from a 5-V supply. Figure 9-5 shows the REF5025 used to provide a 2.5-V supply reference voltage. The low-drift performance of the REF50xx complements the low offset voltage and zero drift of the OPA735 to provide an accurate solution for split-supply applications. Take care to match the temperature coefficients of  $R_1$  and  $R_2$ .



NOTE: Bypass capacitors not shown.

Figure 9-5. The REF5025 and OPA735 Create Positive and Negative Reference Voltages



### 10 Applications and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 10.1 Application Information

Data acquisition systems often require stable voltage references to maintain accuracy. The REF50xx family features low noise, very low drift, and high initial accuracy for high-performance data converters. Figure 10-1 shows the REF5040 in a basic data acquisition system.

### 10.2 Typical Applications

### 10.2.1 16-Bit, 250-KSPS Data Acquisition System



Figure 10-1. Complete Data Acquisition System Using the REF50xx

### 10.2.1.1 Design Requirements

When using the REF50xx in the design, select a proper output capacitor that does not create gain peaking, thereby increasing total system noise. At the same time, the capacitor must be selected to provide required filtering performance for the system. In addition, input bypass capacitor and noise reduction capacitors must be added for optimum performances. During the design of the data acquisition system, equal consideration must be given to the buffering analog input signal as well as the reference voltage. Having a properly designed input buffer with an associated RC filter is a necessary requirement for good performance of the data acquisition system.

### 10.2.1.2 Detailed Design Procedure

The OPA365 is used to drive the 16-bit analog-to-digital converter (ADS8326). The RC filter at the output of the OPA365 is used to reduce the charge kick-back created by the opening and closing of the sampling switch inside the ADC. Design the RC filter such that the voltage at the sampling capacitor settles to 16-bit accuracy within the acquisition time of the ADC. The bandwidth of the driving amplifier must at least be four times the bandwidth of the RC filter.

The REF5040 is used to drive the REF pin of the ADS8326. Proper selection of voltage reference output capacitor is very important for this design. Very low equivalent series resistance (ESR) creates gain-peaking, which degrades SNR of the total system. If the ESR of the capacitor is not enough, then an additional resistor must be added in series with the output capacitor. A capacitance of 1  $\mu$ F can be connected to the NR pin to reduce band-gap noise of the REF50xx.

SNR measurements using different RC filters at the output of the OPA365, different values of output capacitor for the REF50xx and different values of capacitors at the TRIM/NR pin are shown in Table 10-1.

| Table 10-1. Data Acquisition measurement results for Different Conditions |                  |                  |  |  |  |
|---------------------------------------------------------------------------|------------------|------------------|--|--|--|
|                                                                           | TEST CONDITION 1 | TEST CONDITION 2 |  |  |  |
| OPA365 RC filter                                                          | 124 Ω, 1 nF      | 124 Ω, 1 nF      |  |  |  |
| REF5040 output capacitor                                                  | 10 μF            | 10 μF + 47 μF    |  |  |  |
| TRIM/NR pin capacitor                                                     | 0 μF             | 1 μF             |  |  |  |
| SNID                                                                      | 86.7 dB          | 02.8 dB          |  |  |  |

Table 10-1. Data Acquisition Measurement Results for Different Conditions

### 10.2.1.3 Application Curve



Figure 10-2. FFT Plot-Noise Floor of Data Acquisition System

### 11 Power Supply Recommendations

The REF50xx family of voltage references features extremely low dropout voltage. With the exception of the REF5020, which has a minimum supply requirement of 2.7 V, these references can be operated with a supply of 200 mV more than the output voltage in an unloaded condition. For loaded conditions, a typical dropout voltage versus load plot is provided in Figure 7-6. TI recommends a supply bypass capacitor ranging from 1  $\mu$ F to 50  $\mu$ F.



### 12 Layout

### 12.1 Layout Guidelines

- Place the power-supply bypass capacitor as closely as possible to the supply and ground pins. The
  recommended value of this bypass capacitor is from 1 μF to 10 μF. If necessary, additional decoupling
  capacitance can be added to compensate for noisy or high-impedance power supplies.
- Place a 1-µF noise filtering capacitor between the NR pin and ground.
- The output must be decoupled with a 1- $\mu$ F to 50- $\mu$ F capacitor. A resistor in series with the output capacitor is optional. For better noise performance, the recommended ESR on the output capacitor is from 1  $\Omega$  to 1.5  $\Omega$ .
- A high-frequency, 1-µF capacitor can be added in parallel between the output and ground to filter noise and help with switching loads as data converters.

### 12.2 Layout Example



Figure 12-1. Layout Example

### 12.3 Power Dissipation

The REF50xx family is specified to deliver current loads of ±10 mA over the specified input voltage range. The temperature of the device increases according to Equation 5:

$$T_{J} = T_{A} + P_{D} \times \theta_{JA} \tag{5}$$

#### where

- T<sub>J</sub> = junction temperature (°C)
- T<sub>A</sub> = ambient temperature (°C)
- P<sub>D</sub> = power dissipated (W)
- θ<sub>JA</sub> = junction-to-ambient thermal resistance (°C/W)

The REF50xx junction temperature must not exceed the absolute maximum rating of 150°C.

### 13 Device and Documentation Support

# 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, 0.05 μV/°C (Maximum), Single-Supply CMOS Zero-Drift Series Operational Amplifier data sheet
- REF5020 PSpice Model.
- REF5020 TINA-TI Reference Design
- REF5020 TINA-TI Spice Model
- INA270 PSpice Model
- INA270 TINA-TI Reference Design
- INA270 TINA-TI Spice Model

### 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 13.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 20-Sep-2024

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| REF5010AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5010<br>A        | Samples |
| REF5010AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50G                    | Samples |
| REF5010AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50G                    | Samples |
| REF5010AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5010<br>A        | Samples |
| REF5010ID        | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5010             | Samples |
| REF5010IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50G                    | Samples |
| REF5010IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50G                    | Samples |
| REF5020AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5020<br>A        | Samples |
| REF5020AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50A                    | Samples |
| REF5020AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50A                    | Samples |
| REF5020AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5020<br>A        | Samples |
| REF5020ID        | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5020             | Samples |
| REF5020IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50A                    | Samples |
| REF5020IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50A                    | Samples |
| REF5020IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5020             | Samples |
| REF5025AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5025<br>A        | Samples |





20-Sep-2024 www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Sample  |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| REF5025AIDGKR    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | R50B                    | Samples |
| REF5025AIDGKT    | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | R50B                    | Samples |
| REF5025AIDR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5025<br>A        | Samples |
| REF5025ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5025             | Samples |
| REF5025IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50B                    | Samples |
| REF5025IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50B                    | Samples |
| REF5025IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5025             | Samples |
| REF5030AID       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5030<br>A        | Samples |
| REF5030AIDGKR    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | R50C                    | Samples |
| REF5030AIDGKT    | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50C                    | Samples |
| REF5030AIDR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5030<br>A        | Samples |
| REF5030ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5030             | Samples |
| REF5030IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50C                    | Samples |
| REF5030IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50C                    | Samples |
| REF5030IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5030             | Samples |
| REF5040AID       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5040<br>A        | Samples |
| REF5040AIDGKR    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50D                    | Samples |





www.ti.com

20-Sep-2024

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| REF5040AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50D                    | Samples |
| REF5040AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5040<br>A        | Samples |
| REF5040ID        | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5040             | Samples |
| REF5040IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50D                    | Samples |
| REF5040IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50D                    | Samples |
| REF5040IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5040             | Samples |
| REF5045AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5045<br>A        | Samples |
| REF5045AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50E                    | Samples |
| REF5045AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | R50E                    | Samples |
| REF5045AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5045<br>A        | Samples |
| REF5045ID        | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5045             | Samples |
| REF5045IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50E                    | Samples |
| REF5045IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50E                    | Samples |
| REF5045IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5045             | Samples |
| REF5050AID       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5050<br>A        | Samples |
| REF5050AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | R50F                    | Samples |
| REF5050AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | R50F                    | Samples |

www.ti.com 20-Sep-2024

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| REF5050AIDR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5050<br>A        | Samples |
| REF5050ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5050             | Samples |
| REF5050IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50F                    | Samples |
| REF5050IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | R50F                    | Samples |
| REF5050IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | REF<br>5050             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Sep-2024

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF REF5020, REF5025, REF5040, REF5050:

Enhanced Product: REF5020-EP, REF5025-EP, REF5040-EP, REF5050-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



www.ti.com 26-Mar-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| REF5010AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5010AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5010AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5010IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5010IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5020AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5020AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5020AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5020IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5020IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5020IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5025AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5025AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5025AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5025IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5025IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2024

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| REF5025IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5030AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5030AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5030AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5030IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5030IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5030IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5040AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5040AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5040AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5040IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5040IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5040IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5045AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5045AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5045AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5045IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5045IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5045IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5050AIDGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5050AIDGKT | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5050AIDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| REF5050IDGKR  | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5050IDGKT  | VSSOP           | DGK                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| REF5050IDR    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 26-Mar-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| REF5010AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5010AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5010AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5010IDGKR  | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| REF5010IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5020AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5020AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5020AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5020IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5020IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5020IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5025AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5025AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5025AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5025IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5025IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5025IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5030AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |



# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2024

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| REF5030AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5030AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5030IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5030IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5030IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5040AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5040AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5040AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5040IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5040IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5040IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5045AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5045AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5045AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5045IDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| REF5045IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5045IDR    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| REF5050AIDGKR | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| REF5050AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5050AIDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| REF5050IDGKR  | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| REF5050IDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| REF5050IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Mar-2024

### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| REF5010AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5010ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5020AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5020ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5025AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5025ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5030AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5030ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5040AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5040ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5045AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5045ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5050AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF5050ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated