













#### TLV3401, TLV3402, TLV3404

SLCS135B - AUGUST 2000 - REVISED JANUARY 2017

# TLV340x Family of Nanopower, Open-Drain Output Comparators

#### 1 Features

- Low Supply Current: 470 nA Per Channel
- Input Common-Mode Range Exceeds the Rails:
   -0.1 V to V<sub>CC</sub> + 5 V
- Supply Voltage Range: 2.5 V to 16 V
- Reverse Battery Protection Up to 18 V
- · Open-Drain CMOS Output Stage
- · Specified Temperature Range:
  - Commercial Grade: 0°C to +70°C
  - Industrial Grade: –40°C to +125°C
- Ultra-Small Packaging:
  - 5-Pin SOT-23 (TLV3401)
  - 8-Pin MSOP (TLV3402)
- Universal Op Amp EVM (See Universal Operational Amplifier Evaluation Module Selection Guide For More Information)

### 2 Applications

- Portable Medical Equipment
- Wireless Security Systems
- Remote Control Systems
- Handheld Instruments
- Ultra-Low Power Systems

#### Supply Current vs Supply Voltage



### 3 Description

The TLV340x is TI's first family of nanopower comparators with only 470 nA per channel supply current, which makes this device ideal for battery-powered and wireless handset applications.

The TLV340x has a minimum operating supply voltage of 2.7 V over the extended industrial temperature range ( $T_A = -40^{\circ}\text{C}$  to +125°C), while having an input common-mode range of -0.1 to  $V_{CC}$  + 5 V. The low supply current makes it an ideal choice for battery-powered portable applications where quiescent current is the primary concern. Reverse battery protection guards the amplifier from an overcurrent condition due to improper battery installation. For harsh environments, the inputs can be taken 5 V above the positive supply rail without damage to the device.

All members are available in PDIP and SOIC with the single versions in the small SOT-23 package, dual versions in the VSSOP package, and quad versions in the TSSOP package.

#### Device Information<sup>(1)</sup>

| 20110001111411011 |            |                    |  |  |  |  |  |  |  |
|-------------------|------------|--------------------|--|--|--|--|--|--|--|
| PART NUMBER       | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |  |  |
| TLV3401           | SOT-23 (5) | 2.90 mm × 1.60 mm  |  |  |  |  |  |  |  |
| TLV3401, TLV3402  | SOIC (8)   | 4.90 mm × 3.91 mm  |  |  |  |  |  |  |  |
| TLV3401, TLV3402  | PDIP (8)   | 9.81 mm × 6.35 mm  |  |  |  |  |  |  |  |
| TLV3402           | VSSOP (8)  | 3.00 mm × 3.00 mm  |  |  |  |  |  |  |  |
|                   | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |  |  |  |  |  |
| TLV3404           | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |  |  |  |  |  |
|                   | PDIP (14)  | 19.30 mm × 6.35 mm |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **High-Side Voltage Sense Circuit**



Copyright © 2000, Texas Instruments Incorporated



#### **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                             | 12 |
|---|--------------------------------------|----|-----------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                         | 12 |
| 3 | Description 1                        | 9  | Application and Implementation                      | 13 |
| 4 | Revision History2                    |    | 9.1 Application Information                         | 13 |
| 5 | Device Comparison Table3             |    | 9.2 Typical Application                             | 13 |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                        | 15 |
| 7 | Specifications6                      | 11 | Layout                                              | 15 |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                              | 15 |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                                 | 15 |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | 16 |
|   | 7.4 Thermal Information: TLV3401     |    | 12.1 Device Support                                 | 16 |
|   | 7.5 Thermal Information: TLV3402     |    | 12.2 Documentation Support                          | 16 |
|   | 7.6 Thermal Information: TLV3404 7   |    | 12.3 Related Links                                  | 16 |
|   | 7.7 Electrical Characteristics       |    | 12.4 Receiving Notification of Documentation Update |    |
|   | 7.8 Switching Characteristics        |    | 12.5 Community Resource                             | 17 |
|   | 7.9 Typical Characteristics9         |    | 12.6 Trademarks                                     | 17 |
| 8 | Detailed Description12               |    | 12.7 Electrostatic Discharge Caution                |    |
| - | 8.1 Overview                         |    | 12.8 Glossary                                       | 17 |
|   | 8.2 Functional Block Diagram         |    | Mechanical, Packaging, and Orderable Information    | 17 |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (November 2000) to Revision B

**Page** 

Added ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section;
 Deleted Available Options tables; refer to Package Option Addendum at the end of this data sheet
 Deleted Dissipation Ratings table



# 5 Device Comparison Table

| DEVICE <sup>(1)</sup> | V <sub>CC</sub> (V) | V <sub>IO</sub> (µV) | I <sub>CC</sub> /Ch<br>(μΑ) | I <sub>IB</sub> (pA) | t <sub>PLH</sub> (µs) | t <sub>PHL</sub> (µs) | t <sub>F</sub> (µs) | t <sub>R</sub> (µs) | RAIL-TO-<br>RAIL | OUTPUT<br>STAGE |
|-----------------------|---------------------|----------------------|-----------------------------|----------------------|-----------------------|-----------------------|---------------------|---------------------|------------------|-----------------|
| TLV340x               | 2.5 to 16           | 250                  | 0.47                        | 80                   | 55                    | 30                    | 5                   | _                   | Input            | OD              |
| TLV370x               | 2.5 to 16           | 250                  | 0.47                        | 80                   | 25                    | 30                    | 5                   | 3.5                 | Input            | PP              |
| TLC3702/4             | 3 to 16             | 1200                 | 9                           | 5                    | 1.1                   | 0.65                  | 0.5                 | 0.125               | _                | PP              |
| TLC393/339            | 3 to 16             | 1400                 | 11                          | 5                    | 1.1                   | 0.55                  | 0.22                | _                   | _                | OD              |
| TLC372/4              | 3 to 16             | 1000                 | 75                          | 5                    | 0.65                  | 0.65                  | _                   | _                   | _                | OD              |

<sup>(1)</sup> All specifications are typical values measured at 5 V.



### 6 Pin Configuration and Functions





#### Pin Functions: TLV3401

| PIN             |        |            |     |                                               |  |
|-----------------|--------|------------|-----|-----------------------------------------------|--|
| NAME            | TLV    | 3401       | 1/0 | DESCRIPTION                                   |  |
| NAME            | SOT-23 | SOIC, PDIP |     |                                               |  |
| GND             | 2      | 4          | 1   | Ground                                        |  |
| IN-             | 4      | 2          | I   | Negative (inverting) input                    |  |
| IN+             | 3      | 3          | I   | Positive (noninverting) input                 |  |
| NC              | _      | 1, 5, 8    |     | No internal connection (can be left floating) |  |
| OUT             | 1      | 6          | 0   | Output                                        |  |
| V <sub>CC</sub> | 5      | 7          | 1   | Positive power supply                         |  |

#### TLV3402: D, DGK, and P Packages 8-PIN SOIC, PDIP, and VSSOP Top View



#### Pin Functions: TLV3402

| P               | IN                   |     |                               |
|-----------------|----------------------|-----|-------------------------------|
|                 | TLV3402              | 1/0 | DESCRIPTION                   |
| NAME            | SOIC, PDIP,<br>VSSOP | 1/0 | DECORAL FIOR                  |
| GND             | 4                    | _   | Ground                        |
| 1IN-            | 2                    | I   | Inverting input, channel 1    |
| 2IN-            | 6                    | I   | Inverting input, channel 2    |
| 1IN+            | 3                    | I   | Noninverting input, channel 1 |
| 2IN+            | 5                    | I   | Noninverting input, channel 2 |
| 1OUT            | 1                    | 0   | Output, channel 1             |
| 2OUT            | 7                    | 0   | Output, channel 2             |
| V <sub>CC</sub> | 8                    | _   | Positive power supply         |



#### TLV3404: D, N, and PW Packages 14-PIN SOIC, PDIP, TSSOP Top View



#### Pin Functions: TLV3404

|                 | PIN                  |     |                               |
|-----------------|----------------------|-----|-------------------------------|
|                 | TLV3404              | I/O | DESCRIPTION                   |
| NAME            | SOIC, PDIP,<br>TSSOP | .,, | DECOMI HON                    |
| GND             | 11                   | _   | Ground                        |
| 1IN-            | 2                    | I   | Inverting input, channel 1    |
| 2IN-            | 6                    | I   | Inverting input, channel 2    |
| 3IN-            | 9                    | I   | Inverting input, channel 3    |
| 4IN-            | 13                   | 1   | Inverting input, channel 4    |
| 1IN+            | 3                    | 1   | Noninverting input, channel 1 |
| 2IN+            | 5                    | 1   | Noninverting input, channel 2 |
| 3IN+            | 10                   | I   | Noninverting input, channel 3 |
| 4IN+            | 12                   | I   | Noninverting input, channel 4 |
| 1OUT            | 1                    | 0   | Output, channel 1             |
| 2OUT            | 7                    | 0   | Output, channel 2             |
| 3OUT            | 8                    | 0   | Output, channel 3             |
| 4OUT            | 14                   | 0   | Output, channel 4             |
| V <sub>CC</sub> | 4                    | _   | Positive power supply         |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                         |                                         | MIN | MAX | UNIT |
|-------------|-----------------------------------------|-----------------------------------------|-----|-----|------|
|             | Supply, V <sub>CC</sub> <sup>(2)</sup>  | Supply, V <sub>CC</sub> <sup>(2)</sup>  |     |     |      |
| Voltage     | Differential input, V <sub>ID</sub>     |                                         | -20 | 20  | V    |
|             | Input, V <sub>I</sub> <sup>(2)(3)</sup> | Input, V <sub>I</sub> <sup>(2)(3)</sup> |     |     |      |
| Current     | Input, I <sub>I</sub>                   |                                         | -10 | 10  | m ^  |
| Current     | Output, I <sub>O</sub>                  | -10                                     | 10  | mA  |      |
|             | Operating, T <sub>A</sub>               | C-suffix versions                       | 0   | 70  |      |
| Temperature |                                         | I-suffix versions                       | -40 | 125 | °C   |
|             | Junction, T <sub>J</sub>                |                                         |     | 150 | C    |
|             | Storage, T <sub>stg</sub>               | -65                                     | 150 |     |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                                                        |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                                          |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |
|                    |                                                        | Machine model (MM)                                                             | ±100  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                                                |                          |                   | MIN   | MAX                 | UNIT |
|------------------------------------------------|--------------------------|-------------------|-------|---------------------|------|
|                                                | Single gupply            | C-suffix versions | 2.5   | 16                  |      |
| Cumply voltage V                               | Single supply I-suffix   | I-suffix versions | 2.7   | 16                  | V    |
| Supply voltage, V <sub>CC</sub>                | Split supply             | C-suffix versions | ±1.25 | ±8                  | V    |
|                                                |                          | I-suffix versions | ±1.35 | ±8                  |      |
| Common-mode input vo                           | oltage, V <sub>ICR</sub> |                   | -0.1  | V <sub>CC</sub> + 5 | V    |
| Operating free-air temperature, T <sub>A</sub> | C-suffix versions        |                   | 0     | 70                  | °C   |
|                                                | I-suffix versions        |                   | -40   | 125                 | C    |

<sup>(2)</sup> All voltage values, except differential voltages, are with respect to GND.

<sup>(3)</sup> Input voltage range is limited to 20 V or V<sub>CC</sub> + 5 V, whichever is smaller.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information: TLV3401

|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DBV (SOT-23) | P (PDIP) | UNIT |
|------------------------|----------------------------------------------|----------|--------------|----------|------|
|                        |                                              | 8 PINS   | 5 PINS       | 8 PINS   |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 201.9    | 237.8        | 58.5     | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 92.5     | 108.7        | 48.3     | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 123.3    | 64.1         | 35.6     | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 23       | 12.1         | 25.9     | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 212.6    | 63.3         | 35.5     | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _        | _            | _        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the application report, Semiconductor and IC Package Thermal Metrics

### 7.5 Thermal Information: TLV3402

|                      |                                              |          | TLV3402     |          |      |  |
|----------------------|----------------------------------------------|----------|-------------|----------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | P (PDIP) | UNIT |  |
|                      |                                              | 8 PINS   | 8 PINS      | 8 PINS   |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 201.9    | 186.8       | 58.5     | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 92.5     | 77.5        | 48.3     | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 123.3    | 107.8       | 35.6     | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 23       | 15.7        | 25.9     | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 212.6    | 106.2       | 35.5     | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _        | _           | _        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the application report, Semiconductor and IC Package Thermal Metrics

#### 7.6 Thermal Information: TLV3404

|                      |                                              |          | TLV3404  |            |      |  |
|----------------------|----------------------------------------------|----------|----------|------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | N (PDIP) | PW (TSSOP) | UNIT |  |
|                      |                                              | 14 PINS  | 14 PINS  | 14 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 83.8     | 65.5     | 120.8      | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 70.7     | 20.0     | 34.3       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 59.5     | 25.9     | 62.8       | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 11.6     | 1.9      | 1          | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 37.7     | 25.3     | 56.5       | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _        | _        | _          | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the application report, Semiconductor and IC Package Thermal Metrics

exas Instruments Incorporated Submit Documentation Feedback

Product Folder Links: TLV3401 TLV3402 TLV3404



#### 7.7 Electrical Characteristics

At specified free-air temperature and  $V_{CC}$  = 2.7 V, 5 V, 15 V, unless otherwise noted.

|                                      | PARAMETER                                       | TEST CO                                    | NDITIONS                                              | T <sub>A</sub> <sup>(1)</sup> | MIN | TYP  | MAX  | UNIT      |  |
|--------------------------------------|-------------------------------------------------|--------------------------------------------|-------------------------------------------------------|-------------------------------|-----|------|------|-----------|--|
| DC PER                               | RFORMANCE                                       |                                            |                                                       |                               |     |      |      |           |  |
| V                                    | Innut offeet voltege                            | V V /2 D /                                 | 50.0 D 4 MO                                           | T <sub>A</sub> = 25°C         |     | 250  | 3600 | \/        |  |
| $V_{IO}$                             | Input offset voltage                            | $V_{IC} = V_{CC}/2$ , $R_S = 5$            | $50.52, R_{P} = 1.0052$                               | Full range                    |     |      | 4400 | μV        |  |
| $\alpha_{VIO}$                       | Offset voltage drift                            | $V_{IC} = V_{CC}/2$ , $R_S = 5$            | $50 \Omega$ , $R_P = 1 MΩ$                            | T <sub>A</sub> = 25°C         |     | 3    |      | μV/°C     |  |
|                                      |                                                 | \\ 0\\\to 2.7\\                            | D 50.0                                                | T <sub>A</sub> = 25°C         | 55  | 72   |      |           |  |
|                                      |                                                 | $V_{IC} = 0 V \text{ to } 2.7 V,$          | $R_{\rm S} = 50.12$                                   | Full range                    | 50  |      |      |           |  |
| CMRR                                 | Common-mode rejection ratio                     | \/ - 0 \/ to 5 \/ B                        | - <b>5</b> 0 O                                        | $T_A = 25^{\circ}C$           | 60  | 76   |      | dB        |  |
| CIVIKK                               | Common-mode rejection ratio                     | V <sub>IC</sub> = 0 V 10 5 V, R            | $_{\rm c}$ = 0 V to 5 V, R <sub>S</sub> = 50 $\Omega$ |                               | 55  |      |      | uБ        |  |
|                                      |                                                 | $V_{IC} = 0 \text{ V to } 15 \text{ V, I}$ | P = 50.0                                              | $T_A = 25^{\circ}C$           | 65  | 88   |      |           |  |
|                                      |                                                 | V <sub>IC</sub> = 0 V to 15 V, I           | $X_{S} = 50.22$                                       | Full range                    | 60  |      |      |           |  |
| $A_{VD}$                             | Large-signal differential voltage amplification | $R_P = 1 M\Omega$                          |                                                       | T <sub>A</sub> = 25°C         |     | 1000 |      | V/mV      |  |
| INPUT/0                              | OUTPUT CHARACTERISTICS                          |                                            |                                                       |                               |     |      |      |           |  |
| I <sub>IO</sub> Input offset current |                                                 | $V_{1C} = V_{CC}/2$ , $R_S = 5$            | 50 O B - 1 MO                                         | $T_A = 25^{\circ}C$           |     | 20   | 100  | nΛ        |  |
| lo Input offset current              | $V_{IC} = V_{CC}/2$ , $R_S = 3$                 | $50.52, R_P = 1.0052$                      | Full range                                            |                               |     | 1000 | pA   |           |  |
| l                                    | Input bias current                              | $V_{1C} = V_{CC}/2$ , $R_S = 5$            | 50 O P 1 MO                                           | $T_A = 25^{\circ}C$           |     | 80   | 250  | pА        |  |
| I <sub>IB</sub>                      | input bias current                              | VIC = VCC/2, KS = 3                        | 00 12, Kp = 1 10112                                   | Full range                    |     |      | 1500 | PΛ        |  |
| $r_{i(d)}$                           | Differential input resistance                   |                                            |                                                       | $T_A = 25^{\circ}C$           |     | 300  |      | $M\Omega$ |  |
| l <sub>oz</sub>                      | High-impedance output leakage current           | $V_{IC} = V_{CC}/2, V_O = V_{CC}$          | $V_{CC}$ , $V_{ID} = 1 V$                             | T <sub>A</sub> = 25°C         |     | 50   |      | pA        |  |
|                                      |                                                 | $V_{IC} = V_{CC}/2$ , $I_{OL} = 2$         | $2 \mu A, V_{ID} = -1 V$                              | $T_A = 25^{\circ}C$           |     | 8    |      |           |  |
| $V_{OL}$                             | Low-level output voltage                        | $V_{IC} = V_{CC}/2, I_{OL} = 9$            | 50 uA V 1 V                                           | $T_A = 25^{\circ}C$           |     | 80   | 200  | mV        |  |
|                                      |                                                 | $V_{IC} = V_{CC}/2$ , $I_{OL} = 3$         | 50 μA, V <sub>ID</sub> = -1 V                         | Full range                    |     |      | 300  |           |  |
| POWER                                | SUPPLY                                          |                                            |                                                       |                               |     |      |      |           |  |
|                                      |                                                 |                                            | Output state low                                      | $T_A = 25^{\circ}C$           |     | 470  | 550  |           |  |
|                                      | Supply current (per channel)                    | $R_P = \text{no pullup}$                   | Output state low                                      | Full range                    |     |      | 750  | nA        |  |
| I <sub>CC</sub>                      | Supply current (per channel)                    | Kp = 110 pullup                            | Output state high                                     | $T_A = 25^{\circ}C$           |     | 560  | 640  | IIA       |  |
|                                      |                                                 |                                            | Output state riigh                                    | Full range                    |     |      | 950  |           |  |
|                                      |                                                 |                                            | V <sub>CC</sub> = 2.7 V to 5 V                        | $T_A = 25^{\circ}C$           | 75  | 100  |      |           |  |
| PSRR                                 | Dower aupply rejection ratio                    | $V_{IC} = V_{CC}/2$ , no                   | 5 V                                                   | Full range                    | 70  |      |      | ٩D        |  |
| FORK                                 | Power-supply rejection ratio                    | load                                       | \\ _ F \/ +0.45 \/                                    | T <sub>A</sub> = 25°C         | 85  | 105  |      | dB        |  |
|                                      |                                                 | V <sub>CC</sub> = 5 V to 15 V              |                                                       | Full range                    | 80  |      |      |           |  |

<sup>(1)</sup> Full range is 0°C to 70°C for the C-suffix and -40°C to 125°C for the I-suffix. If not specified, full range is -40°C to 125°C.

## 7.8 Switching Characteristics

At  $T_A = 25$ °C, recommended operating conditions, and  $V_{CC} = 2.7$  V, 5 V, 15 V, unless otherwise noted.

|                    | PARAMETER                                        | TEST COND                                                    | ITIONS            | T <sub>A</sub>             | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------|--------------------------------------------------------------|-------------------|----------------------------|-----|-----|-----|------|
|                    |                                                  |                                                              | Overdrive = 2 mV  | $T_A = 25^{\circ}C$        |     | 175 |     |      |
|                    | Propagation delay time, low-to-high-level output | f = 10 kHz, $V_{STEP}$ = 1 V,<br>$R_P$ = 1 MΩ, $C_L$ = 10 pF | Overdrive = 10 mV | T <sub>A</sub> = 25°C      | 80  |     | μs  |      |
|                    | low to high level output                         | 1 (γ = 1 (1) (2), Θ[ = 10 β.                                 | Overdrive = 50 mV | T <sub>A</sub> = 25°C      |     | 55  |     |      |
|                    |                                                  |                                                              | Overdrive = 2 mV  | mV $T_A = 25^{\circ}C$ 300 |     |     |     |      |
| t <sub>(PHL)</sub> | Propagation delay time, high-to-low-level output | f = 10 kHz, $V_{STEP}$ = 1 V,<br>$R_P$ = 1 MΩ, $C_L$ = 10 pF | Overdrive = 10 mV | T <sub>A</sub> = 25°C      |     | 60  |     | μs   |
|                    | riigit to low level odipat                       |                                                              | Overdrive = 50 mV | T <sub>A</sub> = 25°C      | 30  |     |     |      |
| t <sub>F</sub>     | Fall time                                        | $R_P = 1 \text{ M}\Omega, C_L = 10 \text{ pF}$               |                   | $T_A = 25^{\circ}C$        |     | 5   |     | μs   |

Submit Documentation Feedback

Copyright © 2000–2017, Texas Instruments Incorporated



#### 7.9 Typical Characteristics

**Table 1. Table of Graphs** 

|                 | DESCRIPT                                                       | ION                         | FIGURE NO.                         |
|-----------------|----------------------------------------------------------------|-----------------------------|------------------------------------|
|                 | Input bias/offset current                                      | vs Free-air temperature     | Figure 1                           |
|                 | Open collector leakage current                                 | vs Free-air temperature     | Figure 2                           |
| V <sub>OL</sub> | Low-level output voltage                                       | vs Low-level output current | Figure 3, Figure 4,<br>Figure 5    |
| I <sub>DD</sub> | Supply current                                                 | vs Supply voltage           | Figure 6                           |
| I <sub>DD</sub> | Supply current                                                 | vs Free-air temperature     | Figure 7                           |
|                 | Low-to-high level output response for various input overdrives |                             | Figure 8, Figure 9,<br>Figure 10   |
|                 | High-to-low level output response for various input overdrives |                             | Figure 11, Figure 12,<br>Figure 13 |
|                 | Output fall time                                               | vs Supply voltage           | Figure 14                          |





Figure 1. Input Bias/Offset Current vs Free-Air Temperature

Figure 2. Open-Collector Leakage Current vs Free-Air Temperature





Figure 3. Low-Level Output Voltage vs Low-Level Output Current

Figure 4. Low-Level Output Voltage vs Low-Level Output Current











#### 8 Detailed Description

#### 8.1 Overview

The TLV340x is a family of nanopower comparators drawing only 470 nA per channel supply current. Having a minimum operating supply voltage of 2.7 V over the extended industrial temperature range ( $T_A = -40^{\circ}$ C to +125°C), while having an input common-mode range of -0.1 to  $V_{CC}$  + 5 V makes this device ideal for battery-powered and wireless handset applications.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Operating Voltage

The TLV340x comparators are specified for use on a single supply from 2.5 V to 16 V (or a dual supply from  $\pm 1.25$  V to  $\pm 16$  V) over a temperature range of  $\pm 40$ °C to  $\pm 125$ °C.

#### 8.3.2 Setting the Threshold

Using a low-power, stable reference is important when setting the transition point for the TLV340x devices. The REF3312, as shown in Figure 15, provides a 1.25-V reference voltage with low drift and only 3.9 µA of quiescent current.



Copyright © 2016, Texas Instruments Incorporated

Figure 15. Setting the Threshold

#### 8.4 Device Functional Modes

The TLV340x has a single functional mode and is operational when the power supply voltage applied ranges from 2.5 V  $(\pm 1.25 \text{ V})$  to 16 V  $(\pm 8 \text{ V})$ .



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Many applications require the detection of a signal (voltage or current) that exceeds a particular threshold voltage or current. Using a comparator to make that threshold detection is the easiest, lowest power and highest speed way to make a threshold detection.

#### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 16. 1.25-V Threshold Detector

#### 9.2.1 Design Requirements

- Detect when a signal is above or below 1.25 V
- Operate from a single 5-V power supply
- Rail-to-rail input voltage range from 0 to 5 V
- Rail-to-rail output voltage range from 0 to 5 V

#### 9.2.2 Detailed Design Procedure

The input voltage range in the circuit illustrated in Figure 16 is limited only by the power supply applied to the TV3401. In this example with the selection of a 5-V, single-supply power supply, the input voltage range is limited to 0 to  $V_S$  + 5 V, or 0 to 10 V. The threshold voltage of 1.25 V can de derived in a variety of ways. As the TLV3401 is a very low-power device, it is desirable to also use very low power to create the threshold voltage. The REF3312 series voltage reference is selected for its stable output voltage of 1.25 V and its low power consumption of only 3.9 µÅ. The TLV3401 is an open-drain output comparator, requiring a pullup resistor from output to the power supply. Proper selection of the pullup resistor value requires maximizing the output voltage swing while at the same time minimizing power dissipated in the resistor when the output voltage is low. Too small of a pullup resistor can result in too much power dissipation, while too large of a pullup resistor can result in slower response times. The TLV3401 is fully specified with a 1-M $\Omega$  pullup resistor and using a 1-M $\Omega$  pullup resistor results in meeting the performance specifications listed in the *Electrical Characteristics*.

Copyright © 2000-2017, Texas Instruments Incorporated Submit Documentation Feedback



## **Typical Application (continued)**

## 9.2.3 Application Curve



Figure 17. Transfer Function for the Threshold Detector

Submit Documentation Feedback

Copyright © 2000–2017, Texas Instruments Incorporated



### 10 Power Supply Recommendations

The TLV340x device is specified for operation from 2.5 V to 16 V (±1.25 to ±8 V); many specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in *Typical Characteristics*.

#### 11 Layout

#### 11.1 Layout Guidelines

Figure 18 shows the typical connections for the TLV340x. To minimize supply noise, power supplies must be capacitively decoupled by a 0.01-μF ceramic capacitor in parallel with a 10-μF electrolytic capacitor. Comparators are very sensitive to input noise. Proper grounding (the use of a ground plane) helps to maintain the specified performance of the TLV340x family.

For best results, maintain the following layout guidelines:

- 1. Use a printed-circuit board (PCB) with a good, unbroken low-inductance ground plane.
- 2. Place a decoupling capacitor (0.1-µF ceramic, surface-mount capacitor) as close as possible to V<sub>CC</sub>.
- 3. On the inputs and the output, keep lead lengths as short as possible to avoid unwanted parasitic feedback around the comparator. Keep inputs away from the output.
- 4. Solder the device directly to the PCB rather than using a socket.
- 5. For slow-moving input signals, take care to prevent parasitic feedback. A small capacitor (1000 pF or less) placed between the inputs can help eliminate oscillations in the transition region. This capacitor causes some degradation to propagation delay when the impedance is low. The top-side ground plane runs between the output and inputs.
- 6. The ground pin ground trace runs under the device up to the bypass capacitor, shielding the inputs from the outputs.

### 11.2 Layout Example



Copyright © 2016, Texas Instruments Incorporated

Figure 18. TLV340x Layout Example



### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 DIP Adapter EVM

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small surface mount ICs. The evaluation tool these TI packages: D or U (8-pin SOIC), PW (8-pin TSSOP), DGK (8-pin MSOP), DBV (6-pin SOT-23, 5-pin SOT23, and 3-pin SOT-23), DCK (6-pin SC-70 and 5-pin SC-70), and DRL (6-pin SOT-563). The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

#### 12.1.1.2 Universal Op Amp EVM

The Universal Op Amp EVM is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The evaluation module board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. PDIP, SOIC, MSOP, TSSOP, and SOT-23 packages are all supported.

#### NOTE

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

The following documents are relevant for using the TLV340x devices and are recommended for reference. All are available for download at www.ti.com (unless otherwise noted):

- Universal Op Amp EVM User Guide (SLOU060)
- Hardware Pace using Slope Detection (SLAU511)
- Bipolar High-voltage Differential Interface for Low-voltage Comparators (TIDU039)
- AC-Coupled Single Supply Comparator (SLAU505)
- ECG Implementation on the TMS320VC5505 DSP Medical Development Kit (SPRAB36)
- REF33xx 3.9-µA, SC70-3, SOT-23-3, and UQFN-8, 30-ppm/°C Drift Voltage Reference (SBOS392)

#### 12.3 Related Links

Table 2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 2. Related Links** 

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| TLV3401 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TLV3402 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TLV3404 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

Product Folder Links: TLV3401 TLV3402 TLV3404



#### 12.5 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.6 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2000–2017, Texas Instruments Incorporated





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp              | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|----------------------------|--------------|-------------------------|--------|
| TLV3401CD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | 3401C                   | Sample |
| TLV3401CDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | VBDC                    | Sample |
| TLV3401CDBVRG4   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM 0 to 70 |              | VBDC                    | Sample |
| TLV3401CDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | VBDC                    | Sample |
| TLV3401CDBVTG4   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | VBDC                    | Sample |
| TLV3401CDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | 3401C                   | Sample |
| TLV3401ID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | 34011                   | Sample |
| TLV3401IDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | VBDI                    | Sample |
| TLV3401IDBVRG4   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | VBDI                    | Sample |
| TLV3401IDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | VBDI                    | Sample |
| TLV3401IDBVTG4   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | VBDI                    | Sample |
| TLV3401IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | -40 to 125   | 34011                   | Sample |
| TLV3401IP        | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type         | -40 to 125   | TLV3401I                | Sample |
| TLV3402CD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | 3402C                   | Sample |
| TLV3402CDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | 3402C                   | Sample |
| TLV3402CDGK      | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM         | 0 to 70      | AJJ                     | Sample |
| TLV3402CDGKG4    | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM         | 0 to 70      | AJJ                     | Sample |



10-Jun-2014

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samp |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|-------------------------|------|
| TLV3402CDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | 0 to 70      | AJJ                     | Samp |
| TLV3402CDGKRG4   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | AJJ                     | Samp |
| TLV3402CDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3402C                   | Samp |
| TLV3402CDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3402C                   | Samp |
| TLV3402ID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 34021                   | Samp |
| TLV3402IDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 34021                   | Samj |
| TLV3402IDGK      | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | AJK                     | Samj |
| TLV3402IDGKG4    | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | AJK                     | Sam  |
| TLV3402IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | AJK                     | Sam  |
| TLV3402IDGKRG4   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | AJK                     | Sam  |
| TLV3402IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 34021                   | Sam  |
| TLV3402IDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | 34021                   | Sam  |
| TLV3402IP        | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU                  | N / A for Pkg Type | -40 to 125   | TLV3402I                | Sam  |
| TLV3404CD        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3404C                   | Sam  |
| TLV3404CDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3404C                   | Sam  |
| TLV3404CDRG4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3404C                   | Sam  |
| TLV3404CPW       | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3404C                   | Sam  |
| TLV3404CPWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | 0 to 70      | 3404C                   | Sam  |



## PACKAGE OPTION ADDENDUM

10-Jun-2014

| Orderable Device | Status | Package Type | _       | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-----------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                 |         |
| TLV3404CPWRG4    | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 3404C                 | Samples |
| TLV3404ID        | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IDG4      | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IDR       | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IDRG4     | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IN        | ACTIVE | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TLV3404I              | Samples |
| TLV3404IPW       | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IPWG4     | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IPWR      | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |
| TLV3404IPWRG4    | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 34041                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

10-Jun-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 16-Aug-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV3401CDBVR | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV3401CDBVT | SOT-23          | DBV                | 5  | 250  | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV3401IDBVR | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV3401IDBVT | SOT-23          | DBV                | 5  | 250  | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV3401IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV3402CDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV3402CDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV3402IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV3402IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV3404CDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV3404CPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV3404IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV3404IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 16-Aug-2012



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV3401CDBVR | SOT-23       | DBV             | 5    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV3401CDBVT | SOT-23       | DBV             | 5    | 250  | 182.0       | 182.0      | 20.0        |
| TLV3401IDBVR | SOT-23       | DBV             | 5    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV3401IDBVT | SOT-23       | DBV             | 5    | 250  | 182.0       | 182.0      | 20.0        |
| TLV3401IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV3402CDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV3402CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV3402IDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV3402IDR   | SOIC         | D               | 8    | 2500 | 533.4       | 186.0      | 36.0        |
| TLV3404CDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV3404CPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TLV3404IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV3404IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated