

# LM4936 Boomer® Audio Power Amplifier Series

# Stereo 2W Audio Power Amplifiers with Volume Control and Selectable Control Interface (SPI or I<sup>2</sup>C)

# **General Description**

The LM4936 is a monolithic integrated circuit that provides volume control, and stereo bridged audio power amplifiers capable of producing 2W into  $4\Omega$  (Note 1) with less than 1% THD or 2.2W into  $3\Omega$  (Note 2) with less than 1% THD.

Boomer® audio integrated circuits were designed specifically to provide high quality audio while requiring a minimum amount of external components. The LM4936 incorporates a SPI or I²C Control Interface that runs the volume control, stereo bridged audio power amplifiers and a selectable gain or bass boost. All of the LM4936's features (i.e. SD, Mode, Mute, Gain Sel) make it optimally suited for multimedia monitors, portable radios, desktop, and portable computer applications.

The LM4936 features an externally controlled, low-power consumption shutdown mode, and both a power amplifier and headphone mute for maximum system flexibility and performance.

Note 1: When properly mounted to the circuit board, LM4936MH will deliver 2W into  $4\Omega$ . See Application Information section Exposed-DAP package PCB Mounting Considerations for more information.

Note 2: An LM4936MH that has been properly mounted to the circuit board and forced-air cooled will deliver 2.2W into  $3\Omega$ .

# **Key Specifications**

- P<sub>O</sub> at 1% THD+N
- Single-ended mode THD+N at 90mW into 32 $\Omega$  1%(typ)
- Shutdown current 0.7µA (typ)

## **Features**

- Selectable SPI or I<sup>2</sup>C Control Interface
- System Beep Detect
- Stereo switchable bridged/single-ended power amplifiers
- Selectable internal/external gain and bass boost
- "Click and pop" suppression circuitry
- Thermal shutdown protection circuitry
- Headphone Sense

# **Applications**

- Portable and Desktop Computers
- Multimedia Monitors
- Portable Radios, PDAs, and Portable TVs

# **Connection Diagram**

## **TSSOP Package**



Top View
Order Number LM4936MH
See NS Package Number MXA28A for Exposed-DAP TSSOP

Boomer® is a registered trademark of NationalSemiconductor Corporation

# **Block Diagram**



FIGURE 1. LM4936 Block Diagram

# **Absolute Maximum Ratings** (Note 10)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage               | 6.0V                            |
|------------------------------|---------------------------------|
| Storage Temperature          | -65°C to +150°C                 |
| Input Voltage                | $-0.3V$ to $V_{\rm DD}$ $+0.3V$ |
| Power Dissipation (Note 11)  | Internally limited              |
| ESD Susceptibility (Note 12) | 2000V                           |
| ESD Susceptibility (Note 13) | 200V                            |
| Junction Temperature         | 150°C                           |
| Soldering Information        |                                 |
| Ossell Osalise Deelsess      |                                 |

Small Outline Package Vapor Phase (60 sec.)

Infrared (15 sec.)

See AN-450 "Surface Mounting and their Effects on Product Reliability" for other methods of soldering surface mount devices.

| $\theta_{JC}$ (typ) - MXA28A                               | 2 C/W  |
|------------------------------------------------------------|--------|
| $\theta_{JA}$ (typ) - MXA28A (exposed DAP) (Note 4)        | 41°C/W |
| $\theta_{\text{JA}}$ (typ) - MXA28A (exposed DAP) (Note 3) | 54°C/W |
| $\theta_{JA}$ (typ) - MXA28A (exposed DAP) (Note 5)        | 59°C/W |
| $\theta_{AA}$ (typ) - MXA28A (exposed DAP) (Note 6)        | 93°C/W |

# **Operating Ratings**

Temperature Range

$$\begin{split} T_{MIN} &\leq T_{A} \leq T_{MAX} & -40^{\circ}\text{C} \leq \text{TA} \leq 85^{\circ}\text{C} \\ \text{Supply Voltage (Note 17)} & 2.7\text{V} \leq \text{V}_{DD} \leq 5.5\text{V} \\ & \text{I}^{2}\text{C/SPI V}_{DD} \leq \text{V}_{DD} \\ & 2.4\text{V} \leq \text{I}^{2}\text{C/SPI V}_{DD} \leq 5.5\text{V} \end{split}$$

## **Electrical Characteristics for Entire IC** (Notes 7, 10)

The following specifications apply for  $V_{DD}$  = 5V unless otherwise noted. Limits apply for  $T_A$  = 25°C.

215°C 220°C

|                 | Parameter                          | Conditions                            | LM                   | Units              |          |
|-----------------|------------------------------------|---------------------------------------|----------------------|--------------------|----------|
| Symbol          |                                    |                                       | Typical<br>(Note 14) | Limit<br>(Note 15) | (Limits) |
| V <sub>DD</sub> | Supply Voltage                     |                                       |                      | 2.7                | V (min)  |
|                 |                                    |                                       |                      | 5.5                | V (max)  |
| I <sub>DD</sub> | Quiescent Power Supply Current     | $V_{IN} = 0V, I_O = 0A$               | 10                   | 25                 | mA (max) |
| I <sub>SD</sub> | Shutdown Current                   | $V_{\text{shutdown}} = V_{\text{DD}}$ | 0.7                  | 2.0                | μA (max) |
| V <sub>IH</sub> | Headphone Sense High Input Voltage |                                       |                      | 4                  | V (min)  |
| V <sub>IL</sub> | Headphone Sense Low Input Voltage  |                                       |                      | 0.8                | V (max)  |

## **Electrical Characteristics for Volume Control** (Notes 7, 10)

The following specifications apply for  $V_{DD}$  = 5V. Limits apply for  $T_A$  = 25°C.

|                    |                                  |                        | LM                   | Units              |          |
|--------------------|----------------------------------|------------------------|----------------------|--------------------|----------|
| Symbol             | Parameter                        | Conditions             | Typical<br>(Note 14) | Limit<br>(Note 15) | (Limits) |
| C <sub>RANGE</sub> | Volume Control Range             | Maximum gain setting   | 0                    | ±0.75              | dB (max) |
|                    |                                  | Minimum gain setting   | -91                  | -75                | dB (min) |
| A <sub>Ch-Ch</sub> | Channel to Channel Gain Mismatch | f <sub>IN</sub> = 1kHz | 0.35                 |                    | dB       |
| A <sub>M</sub>     | Mute Attenuation                 | Mute Mode              |                      | -78                | dB (min) |

## **Electrical Characteristics for Control Interface** (Notes 7, 10)

The following specifications apply for  $V_{DD}$  = 5V,  $V_{DD}$  = 3V and 2.4V  $\leq$  I<sup>2</sup>C/SPI  $V_{DD}$   $\leq$  5.5V. Limits apply for  $T_A$  = 25°C.

|                |                      |            | LM4       | Units     |          |
|----------------|----------------------|------------|-----------|-----------|----------|
| Symbol         | Parameter            | Conditions | Typical   | Limit     | (Limits) |
|                |                      |            | (Note 14) | (Note 15) | (=)      |
| t <sub>1</sub> | SCL period           |            |           | 2.5       | μs (min) |
| t <sub>2</sub> | SDA Set-up Time      |            |           | 100       | ns (min) |
| t <sub>3</sub> | SDA Stable Time      |            |           | 0         | ns (min) |
| t <sub>4</sub> | Start Condition Time |            |           | 100       | ns (min) |
| t <sub>5</sub> | Stop Condition Time  |            |           | 100       | ns (min) |

# Electrical Characteristics for Control Interface (Notes 7, 10) (Continued)

The following specifications apply for  $V_{DD} = 5V$ ,  $V_{DD} = 3V$  and  $2.4V \le I^2C/SPI$   $V_{DD} \le 5.5V$ . Limits apply for  $T_A = 25^{\circ}C$ .

|                  |                            |            | LM        | Units                               |           |
|------------------|----------------------------|------------|-----------|-------------------------------------|-----------|
| Symbol           | Parameter                  | Conditions | Typical   | Limit                               | (Limits)  |
|                  |                            |            | (Note 14) | (Note 15)                           |           |
| V <sub>IH</sub>  | Digital Input High Voltage |            |           | 0.7 X                               | V (min)   |
|                  |                            |            |           | I <sup>2</sup> C/SPIV <sub>DD</sub> |           |
| V <sub>IL</sub>  | Digital Input Low Voltage  |            |           | 0.3 X                               | V (max)   |
|                  |                            |            |           | I <sup>2</sup> C/SPIV <sub>DD</sub> |           |
| t <sub>ES</sub>  | SPI ENABLE Setup Time      |            |           | 50                                  | ns (min)  |
| t <sub>EH</sub>  | SPI ENABLE Hold Time       |            |           | 50                                  | ns (min)  |
| t <sub>EL</sub>  | SPI ENABLE High Time       |            |           | 50                                  | ns (min)  |
| t <sub>DS</sub>  | SPI DATA Setup Time        |            |           | 50                                  | ns (min)  |
| t <sub>DH</sub>  | SPI DATA HOLD Time         |            |           | 50                                  | ns (min)  |
| t <sub>CS</sub>  | SPI CLOCK Setup Time       |            |           | 50                                  | ns (min)  |
| t <sub>CH</sub>  | SPI CLOCK High Pulse Width |            |           | 100                                 | ns (min)  |
| t <sub>CL</sub>  | SPI CLOCK Low Pulse Width  |            |           | 100                                 | ns (min)  |
| f <sub>CLK</sub> | SPI CLOCK Frequency        |            |           | 5                                   | MHz (max) |

# Electrical Characteristics for Single-Ended Mode Operation (Notes 7, 10)

The following specifications apply for  $V_{DD}$  = 5V. Limits apply for  $T_A$  = 25°C.

|                   |                                 |                                                    | LM4       | Units     |          |  |
|-------------------|---------------------------------|----------------------------------------------------|-----------|-----------|----------|--|
| Symbol            | Parameter                       | Conditions                                         | Typical   | Limit     | (Limits) |  |
|                   |                                 |                                                    | (Note 14) | (Note 15) | (======  |  |
| Po                | Output Power                    | THD = 1%; f = 1kHz; $R_L = 32\Omega$               | 90        |           | mW       |  |
|                   |                                 | THD = 10%; f = 1 kHz; $R_L = 32\Omega$             | 110       |           | mW       |  |
| THD+N             | Total Harmonic Distortion+Noise | $P_{OUT} = 20$ mW, $f = 1$ kHz, $R_L = 32\Omega$ , | 0.02      |           | %        |  |
|                   |                                 | $A_{VD} = 1$ , 80kHz BW                            |           |           |          |  |
| PSRR              | Power Supply Rejection Ratio    | $C_B = 1\mu F$ , $f = 120Hz$ ,                     | 57        |           | dB       |  |
|                   |                                 | Input Terminated                                   |           |           |          |  |
|                   |                                 | $V_{RIPPLE} = 200 mVp-p$                           |           |           |          |  |
| N <sub>OUT</sub>  | Output Noise                    | A-Wtd Filter                                       | 18        |           | μV       |  |
| X <sub>talk</sub> | Channel Separation (Note 17)    | $f = 1kHz, C_B = 1\mu F$                           | 63        |           | dB       |  |

# Electrical Characteristics for Bridged Mode Operation (Notes 7, 10)

The following specifications apply for  $V_{DD} = 5V$ , unless otherwise noted. Limits apply for  $T_A = 25$ °C.

|                             |                                 |                                                                                         | LM4936               |                    | I I a i ta        |
|-----------------------------|---------------------------------|-----------------------------------------------------------------------------------------|----------------------|--------------------|-------------------|
| Symbol                      | Parameter                       | Conditions                                                                              | Typical<br>(Note 14) | Limit<br>(Note 15) | Units<br>(Limits) |
| V <sub>os</sub>             | Output Offset Voltage           | V <sub>IN</sub> = 0V, No Load                                                           | 10                   | 50                 | mV (max)          |
| P <sub>O</sub> Output Power |                                 | THD + N = 1%; f = 1kHz; $R_L = 3\Omega$ (Note 8)                                        | 2.2                  |                    | W                 |
|                             |                                 | THD + N = 1%; f = 1kHz; $R_L = 4\Omega$ (Note 9)                                        | 2                    |                    | W                 |
|                             |                                 | THD+N = 1% (max); f = 1kHz;<br>$R_L = 8\Omega$                                          | 1.25                 | 1.0                | W (min)           |
|                             |                                 | THD+N = 10%; f = 1kHz; $R_L = 8\Omega$                                                  | 1.6                  |                    | W                 |
| THD+N                       | Total Harmonic Distortion+Noise | $P_O = 0.4W$ , $f = 1kHz$<br>$R_L = 8\Omega$ , $A_{VD} = 2$ , $80kHz$ BW                | 0.06                 |                    | %                 |
| PSRR                        | Power Supply Rejection Ratio    | $C_B = 1\mu F, f = 120 Hz,$<br>Input Terminated $V_{RIPPLE} = 200 mVp-p; R_L = 8\Omega$ | 55                   |                    | dB                |

# Electrical Characteristics for Bridged Mode Operation (Notes 7, 10) (Continued)

The following specifications apply for  $V_{DD} = 5V$ , unless otherwise noted. Limits apply for  $T_A = 25$ °C.

|                   |                              |                          | LM4936               |                    | Units    |  |
|-------------------|------------------------------|--------------------------|----------------------|--------------------|----------|--|
| Symbol            | Parameter                    | Conditions               | Typical<br>(Note 14) | Limit<br>(Note 15) | (Limits) |  |
| N <sub>OUT</sub>  | Output Noise                 | A-Wtd Filter             | 36                   |                    | μV       |  |
| X <sub>talk</sub> | Channel Separation (Note 17) | $f = 1kHz, C_B = 1\mu F$ | 63                   |                    | dB       |  |

- Note 3: The  $\theta_{JA}$  given is for an MXA28A package whose exposed-DAP is soldered to an exposed 2in <sup>2</sup> piece of 1 ounce printed circuit board copper.
- Note 4: The  $\theta_{JA}$  given is for an MXA28A package whose exposed-DAP is soldered to a  $2in^2$  piece of 1 ounce printed circuit board copper on a bottom side layer through 21 8mil vias.
- Note 5: The  $\theta_{JA}$  given is for an MXA28A package whose exposed-DAP is soldered to an exposed 1in <sup>2</sup> piece of 1 ounce printed circuit board copper.
- Note 6: The  $\theta_{JA}$  given is for an MXA28A package whose exposed-DAP is not soldered to any copper.
- Note 7: All voltages are measured with respect to the ground pins, unless otherwise specified. All specifications are tested using the typical application as shown in Figure 1
- **Note 8:** When driving  $3\Omega$  loads from a 5V supply the LM4936MH must be mounted to the circuit board and forced-air cooled. The demo board shown in the datasheet has planes for heat sinking. The top layer plane is 1.05 in<sup>2</sup> (675mm<sup>2</sup>), the inner two layers each have a 1.03 in<sup>2</sup> (667mm<sup>2</sup>) plane and the bottom layer has a 3.32 in<sup>2</sup> (2143mm<sup>2</sup>) plane. The planes are electrically GND and interconnected through six 15 mil vias directly under the package and eight 28 mil vias in various locations.
- Note 9: When driving  $4\Omega$  loads from a 5V supply the LM4936MH must be mounted to the circuit board. The demo board shown in the datasheet has planes for heat sinking. The top layer plane is  $1.05 \text{ in}^2$  (675mm²), the inner two layers each have a  $1.03 \text{ in}^2$  (667mm²) plane and the bottom layer has a  $3.32 \text{ in}^2$  (2143mm²) plane. The planes are electrically GND and interconnected through six 15 mil vias directly under the package and eight 28 mil vias in various locations.
- Note 10: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.
- Note 11: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} T_A)/\theta_{JA}$ . For the LM4936,  $T_{JMAX} = 150$ °C, and the typical junction-to-ambient thermal resistance for each package can be found in the **Absolute Maximum Ratings** section above.
- Note 12: Human body model, 100pF discharged through a 1.5k $\Omega$  resistor.
- Note 13: Machine Model, 220pF 240pF discharged through all pins.
- Note 14: Typicals are measured at 25°C and represent the parametric norm.
- Note 15: Limits are guaranteed to National's AOQL ( Average Outgoing Quality Level). Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.
- Note 16: I<sup>2</sup>C/SPI V<sub>DD</sub> must not be larger than V<sub>DD</sub> at any time or damage to the IC may occur. During power up and power down, I<sup>2</sup>C/SPI V<sub>DD</sub> must remain equal to V<sub>DD</sub> or lower.
- Note 17: PCB design will affect Crosstalk performance.

# **Typical Application**



FIGURE 2. Typical Application Circuit

## TABLE 1. I<sup>2</sup>C/SPI Interface Controls (Note 18)

|                                                   | B7 | В6 | B5 | B4            | В3       | B2   | B1   | В0       |
|---------------------------------------------------|----|----|----|---------------|----------|------|------|----------|
| I <sup>2</sup> C<br>Address                       | 1  | 1  | 0  | 1             | 1        | 0    | ID   | 0        |
| Mode<br>Control<br>Register                       | 0  | 0  | 0  | HP<br>Control | Gain Sel | Mode | Mute | Shutdown |
| Volume<br>Control<br>Register<br>(See<br>Table 4) | 1  | 0  | 0  | V4            | V3       | V2   | V1   | Vo       |

## **TABLE 2. Headphone Control**

| HP Sense Pin         | I <sup>2</sup> C/SPI HP Control (B4) | Output Stage Configuration |
|----------------------|--------------------------------------|----------------------------|
| 0                    | 0                                    | BTL                        |
| 0                    | 1                                    | SE                         |
| 1 (V <sub>DD</sub> ) | 0                                    | SE                         |
| 1 (V <sub>DD</sub> ) | 1                                    | SE                         |

## **TABLE 3. Logic Controls**

| Logic Level | ogic Level B3 (Gain Sel) B2 (Mode) |                   | B1 (Mute)       | B0 (Shutdown)   | I <sup>2</sup> C/SPI Select |
|-------------|------------------------------------|-------------------|-----------------|-----------------|-----------------------------|
| 0           | Internal Gain                      | Fixed Volume, 0dB | Mute Off (Play) | Device Shutdown | I <sup>2</sup> C mode       |
| 1           | External Gain                      | Adjustable Volume | Mute On         | Device Active   | SPI mode                    |

Note 18: If system beep is detected on the Beep In pin, the system beep will be passed through the bridged amplifier regardless of the logic of the Mute and HP Control bits (B1, B4) and HP Sense pin.

# **Typical Performance Characteristics**

THD+N vs Output Power/Channel  $V_{DD}$  = 5V,  $R_L$  = 3 $\Omega$ ,  $A_{V-BTL}$  = 2V/V f = 1kHz, 80kHz BW



THD+N vs Output Power/Channel  $V_{DD}$  = 5V,  $R_L$  =  $4\Omega$ ,  $A_{V\text{-BTL}}$  = 2V/V f = 1kHz, 80kHz BW



THD+N vs Output Power/Channel  $V_{DD}$  = 5V,  $R_L$  =  $8\Omega$ ,  $A_{V-BTL}$  = 2V/V f = 1kHz, 80kHz BW



THD+N vs Frequency 
$$\begin{split} &V_{DD}=5\text{V, R}_{L}=3\Omega,\ A_{V\text{-BTL}}=2\text{V/V}\\ &P_{OUT}=1.5\text{W/Channel, }80\text{kHz BW} \end{split}$$



201178A4

THD+N vs Frequency 
$$\begin{split} &V_{DD}=5\text{V, R}_{L}=4\Omega,\,A_{V\text{-BTL}}=2\text{V/V}\\ &P_{OUT}=1.5\text{W/Channel, }80\text{kHz BW} \end{split}$$



201178A5

THD+N vs Frequency  $V_{DD}$  = 5V,  $R_L$  = 8 $\Omega$ ,  $A_{V\text{-BTL}}$  = 2V/V  $P_{OUT}$  = 1W/Channel, 80kHz BW



201178A6

THD+N vs Output Power/Channel  $V_{DD}$  = 5V,  $R_L$  =  $8\Omega$ ,  $A_{V\text{-SE}}$  = 1V/V f = 1kHz,  $C_{OUT}$  = 220 $\mu$ F, 80kHz BW



THD+N vs Output Power/Channel V $_{DD}$  = 5V, R $_{L}$  = 32 $\Omega$ , A $_{V\text{-SE}}$  = 1V/V f = 1kHz, C $_{OUT}$  = 220 $\mu$ F, 80kHz BW



THD+N vs Output Power/Channel  $V_{DD}$  = 3V,  $R_L$  = 3 $\Omega$ ,  $A_{V-BTL}$  = 2V/V f = 1kHz, 80kHz BW



THD+N vs Frequency 
$$\begin{split} \mathbf{V_{DD}} &= 5\mathrm{V},\ \mathbf{R_L} = 8\Omega,\ \mathbf{A_{V-SE}} = 1\mathrm{V/V} \\ \mathbf{P_{OUT}} &= 100\mathrm{mW/Channel},\ 80\mathrm{kHz}\ \mathrm{BW} \end{split}$$



201178A7

THD+N vs Frequency 
$$\begin{split} V_{DD} &= 5V, \, R_L = 32\Omega, \, A_{V-SE} = 1V/V \\ P_{OUT} &= 40mW/Channel, \, 80kHz \, BW \end{split}$$



201178A9

THD+N vs Frequency  $\begin{aligned} \mathbf{V_{DD}} &= 3\mathbf{V}, \, \mathbf{R_L} = 3\Omega, \, \mathbf{A_{V-SE}} = 2\mathbf{V/V} \\ \mathbf{P_{OUT}} &= 500 \text{mW/Channel, } 80 \text{kHz BW} \end{aligned}$ 



20117898

THD+N vs Output Power/Channel  $V_{DD} = 3V$ ,  $R_L = 4\Omega$ ,  $A_{V-BTL} = 2V/V$ f = 1kHz, 80kHz BW



THD+N vs Output Power/Channel  $V_{DD}$  = 3V,  $R_L$  = 8 $\Omega$ ,  $A_{V\text{-BTL}}$  = 2V/V f = 1kHz, 80kHz BW



THD+N vs Output Power/Channel  $m V_{DD}$  = 3V,  $m R_L$  = 8 $\Omega$ ,  $m A_{V\text{-SE}}$  = 1V/V f = 1kHz,  $C_{OUT} = 220\mu F$ , 80kHz BW



THD+N vs Frequency  $V_{DD}$  = 3V,  $R_L$  =  $4\Omega$ ,  $A_{V-BTL}$  = 2V/VP<sub>OUT</sub> = 450mW/Channel, 80kHz BW



20117899

THD+N vs Frequency  $V_{DD}$  = 3V,  $R_L$  = 8 $\Omega$ ,  $A_{V-BTL}$  = 2V/V P<sub>OUT</sub> = 250mW/Channel, 80kHz BW



201178A0

THD+N vs Frequency  $m V_{DD}$  = 3V,  $m R_L$  = 8 $\Omega$ ,  $m A_{V-SE}$  = 1V/V P<sub>OUT</sub> = 50mW/Channel, 80kHz BW



201178A1

THD+N vs Output Power/Channel  $V_{DD}=3V,\,R_L=32\Omega,\,A_{V-SE}=1V/V$  f = 1kHz,  $C_{OUT}=220\mu F,\,80kHz$  BW



THD+N vs Output Voltage 
$$\begin{split} V_{DD} &= 5\text{V, R}_{\text{LDOCK}} = 10\text{k}\Omega, \text{ Dock Pins} \\ f &= 1\text{kHz, C}_{\text{O}} = 1\mu\text{F, 80\text{kHz BW}} \end{split}$$



THD+N vs Output Voltage 
$$\begin{split} &V_{DD}=3V,\,R_{LDOCK}=10k\Omega,\,Dock\,Pins\\ &f=1kHz,\,C_O=1\mu F,\,80kHz\,BW \end{split}$$



THD+N vs Frequency  $\begin{aligned} \text{V}_{\text{DD}} &= 3\text{V}, \ \text{R}_{\text{L}} = 32\Omega, \ \text{A}_{\text{V-SE}} = 1\text{V/V} \\ \text{P}_{\text{OUT}} &= 20\text{mW/Channel}, \ 80\text{kHz BW} \end{aligned}$ 



201178A3

THD+N vs Frequency 
$$\begin{split} V_{DD} &= 5\text{V, R}_{\text{LDOCK}} = 10\text{k}\Omega, \text{ Dock Pins} \\ V_{\text{IN}} &= 1\text{Vp-p, C}_{\text{O}} = 1\mu\text{F, 80kHz BW} \end{split}$$



201178A8

THD+N vs Frequency 
$$\begin{split} &V_{DD}=3V,\,R_{LDOCK}\!\!=10k\Omega,\,Dock\,Pins\\ &V_{IN}=1Vp\text{-p},\,C_{O}=1\mu\text{F},\,80k\text{Hz}\,\,BW \end{split}$$



201178A2

**PSRR vs Frequency**  $V_{DD} = 5V$ ,  $V_{RIPPLE} = 200mVp-p$ Inputs Terminated, 80kHz BW



20117887

**PSRR** vs Frequency  $V_{DD} = 3V$ ,  $V_{RIPPLE} = 200 \text{mVp-p}$ Inputs Terminated, 80kHz BW



FREQUENCY (Hz)

20117869

Crosstalk vs Frequency  $V_{DD} = 5V$ ,  $R_L = 8\Omega$ ,  $A_{V-BTL} = 2V/V$  $P_{OUT} = 1W$ , 80kHz BW



201178C5

Crosstalk vs Frequency  $V_{DD} = 3V$ ,  $R_L = 8\Omega$ ,  $A_{V-BTL} = 2V/V$ P<sub>OUT</sub> = 250mW, 80kHz BW



201178C3

## Crosstalk vs Frequency $V_{DD}$ = 5V, $R_L$ = 32 $\Omega$ , $A_{V-SE}$ = 1V/V P<sub>OUT</sub> = 40mW, 80kHz BW



Crosstalk vs Frequency  $V_{DD}$  = 3V,  $R_L$  = 32 $\Omega$ ,  $A_{V\text{-SE}}$  = 1V/V P<sub>OUT</sub> = 20mW, 80kHz BW



201178C4

Headphone Sense Threshold vs Supply Voltage  $R_L = 8\Omega, \ A_{V\text{-SE}} = 1 \text{V/V}$   $C_{OUT} = 220 \mu F, \ 80 \text{kHz BW}$ 



Output Power/Channel vs Supply Voltage  $R_L = 3\Omega$ ,  $A_{V\text{-BTL}} = 2V/V$ , 80kHz BW



Output Power/Channel vs Supply Voltage  $R_L = 8\Omega$ ,  $A_{V-BTL} = 2V/V$ , 80kHz BW



## Output Level vs Frequency External Gain with Bass Boost



Output Power/Channel vs Supply Voltage  $R_L$  =  $4\Omega$ ,  $A_{V\text{-BTL}}$  = 2V/V, 80kHz BW



Output Power/Channel vs Supply Voltage  $\rm R_L$  = 8 $\Omega$ , A<sub>V-SE</sub> = 1V/V, 80kHz BW



Output Power/Channel vs Supply Voltage  $R_L = 32\Omega$ ,  $A_{V-SE} = 1V/V$ , 80kHz BW



Power Dissipation vs Output Power/Channel  $V_{DD}=5V,\,A_{V\text{-BTL}}=2V/V,\,\text{THD+N}\leq1\%,\,80\text{kHz}$  BW



Power Dissipation vs Output Power/Channel  $V_{DD}$  = 5V,  $A_{V-SE}$  = 1V/V, THD+N  $\leq$  1%, 80kHz BW



## Power Derating Curve (Note 19)



Power Dissipation vs Output Power/Channel  $\rm V_{DD}=3V,\,A_{V\text{-}BTL}=2V/V,\,THD+N\leq1\%,\,80kHz$  BW



Power Dissipation vs Output Power/Channel  $V_{DD}$  = 3V,  $A_{V\text{-SE}}$  = 1V/V, THD+N  $\leq$  1%, 80kHz BW



# Supply Current vs Supply Voltage



# Output Power/Channel vs Load Resistance



## **Output Power/Channel vs Load Resistance**



## **Dropout Voltage**



## **Output Power/Channel vs Load Resistance**



## **Output Power/Channel vs Load Resistance**



Note 19: These curves show the thermal dissipation ability of the LM4936MH at different ambient temperatures given these conditions:

# Typical Performance Characteristics (Continued) 500LFPM + 2in<sup>2</sup>: The part is soldered to a 2in<sup>2</sup>, 1 oz. copper plane with 500 linear feet per minute of forced-air flow across it. 2in<sup>2</sup>on bottom: The part is soldered to a 2in<sup>2</sup>, 1oz. copper plane that is on the bottom side of the PC board through 21 8 mil vias. 2in<sup>2</sup>: The part is soldered to a 2in<sup>2</sup>, 1oz. copper plane. 1in<sup>2</sup>: The part is soldered to a 1in<sup>2</sup>, 1oz. copper plane. Not Attached: The part is not soldered down and is not forced-air cooled.

# **Application Information**

## I<sup>2</sup>C COMPATIBLE INTERFACE

The LM4936 uses a serial bus, which conforms to the I<sup>2</sup>C protocol, to control the chip's functions with two wires: clock (SCL) and data (SDA). The clock line is uni-directional. The data line is bi-directional (open-collector). The maximum clock frequency specified by the I<sup>2</sup>C standard is 400kHz. In this discussion, the master is the controlling microcontroller and the slave is the LM4936.

The  $\rm I^2C$  address for the LM4936 is determined using the ID/CE pin. The LM4936's two possible  $\rm I^2C$  chip addresses are of the form  $\rm 110110X_10$  (binary), where  $\rm X_1=0$ , if ID/CE is logic low; and  $\rm X_1=1$ , if ID/CE is logic high. If the  $\rm I^2C$  interface is used to address a number of chips in a system, the LM4936's chip address can be changed to avoid any possible address conflicts.

The bus format for the I<sup>2</sup>C interface is shown in Figure 5. The bus format diagram is broken up into six major sections:

The "start" signal is generated by lowering the data signal while the clock signal is high. The start signal will alert all devices attached to the I<sup>2</sup>C bus to check the incoming address against their own address.

The 8-bit chip address is sent next, most significant bit first. The data is latched in on the rising edge of the clock. Each address bit must be stable while the clock level is high.

After the last bit of the address bit is sent, the master releases the data line high (through a pull-up resistor). Then the master sends an acknowledge clock pulse. If the LM4936 has received the address correctly, then it holds the data line low during the clock pulse. If the data line is not held low during the acknowledge clock pulse, then the master should abort the rest of the data transfer to the LM4936.

The 8 bits of data are sent next, most significant bit first. Each data bit should be valid while the clock level is stable high.

After the data byte is sent, the master must check for another acknowledge to see if the LM4936 received the data.

If the master has more data bytes to send to the LM4936, then the master can repeat the previous two steps until all data bytes have been sent.

The "stop" signal ends the transfer. To signal "stop", the data signal goes high while the clock signal is high. The data line should be held high when not in use.

## $I^2C/SPI$ INTERFACE POWER SUPPLY PIN ( $I^2C/SPI$ $V_{DD}$ )

The LM4936's I²C/SPI interface is powered up through the I²C/SPI  $V_{DD}$  pin. The LM4936's I²C/SPI interface operates at a voltage level set by the I²C/SPI  $V_{DD}$  pin which can be set independent to that of the main power supply pin  $V_{DD}$ . This is ideal whenever logic levels for the I²C/SPI interface are dictated by a microcontroller or microprocessor that is operating at a lower supply voltage than the main battery of a portable system.

# EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATIONS

Exposed-DAP (die attach paddle) packages provide a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane and, finally, surrounding air. The result is a low voltage audio power amplifier that produces 2.1W at  $\leq$  1% THD with a  $4\Omega$  load. This high power is achieved through

careful consideration of necessary thermal design. Failing to optimize thermal design may compromise the LM4936's high power performance and activate unwanted, though necessary, thermal shutdown protection.

The packages must have their exposed DAPs soldered to a grounded copper pad on the PCB. The DAP's PCB copper pad is connected to a large grounded plane of continuous unbroken copper. This plane forms a thermal mass heat sink and radiation area. Place the heat sink area on either outside plane in the case of a two-sided PCB, or on an inner layer of a board with more than two layers. Connect the DAP copper pad to the inner layer or backside copper heat sink area with vias. The via diameter should be 0.012in–0.013in with a 1.27mm pitch. Ensure efficient thermal conductivity by plating-through and solder-filling the vias.

Best thermal performance is achieved with the largest practical copper heat sink area. If the heatsink and amplifier share the same PCB layer, a nominal 2.5in2 (min) area is necessary for 5V operation with a  $4\Omega$  load. Heatsink areas not placed on the same PCB layer as the LM4936 should be 5in<sup>2</sup> (min) for the same supply voltage and load resistance. The last two area recommendations apply for 25°C ambient temperature. Increase the area to compensate for ambient temperatures above 25°C. In systems using cooling fans, the LM4936MH can take advantage of forced air cooling. With an air flow rate of 450 linear-feet per minute and a 2.5in<sup>2</sup> exposed copper or 5.0in<sup>2</sup> inner layer copper plane heatsink, the LM4936MH can continuously drive a  $3\Omega$  load to full power. In all circumstances and conditions, the junction temperature must be held below 150°C to prevent activating the LM4936's thermal shutdown protection. The LM4936's power de-rating curve in the Typical Performance Characteristics shows the maximum power dissipation versus temperature. Example PCB layouts are shown in the Demonstration Board Layout section. Further detailed and specific information concerning PCB layout, fabrication, and mounting is available in National Semiconductor's AN1187.

# PCB LAYOUT AND SUPPLY REGULATION CONSIDERATIONS FOR DRIVING 3 $\Omega$ AND 4 $\Omega$ LOADS

Power dissipated by a load is a function of the voltage swing across the load and the load's impedance. As load impedance decreases, load dissipation becomes increasingly dependent on the interconnect (PCB trace and wire) resistance between the amplifier output pins and the load's connections. Residual trace resistance causes a voltage drop, which results in power dissipated in the trace and not in the load as desired. For example,  $0.1\Omega$  trace resistance reduces the output power dissipated by a  $4\Omega$  load from 2.1W to 2.0W. This problem of decreased load dissipation is exacerbated as load impedance decreases. Therefore, to maintain the highest load dissipation and widest output voltage swing, PCB traces that connect the output pins to a load must be as wide as possible.

Poor power supply regulation adversely affects maximum output power. A poorly regulated supply's output voltage decreases with increasing load current. Reduced supply voltage causes decreased headroom, output signal clipping, and reduced output power. Even with tightly regulated supplies, trace resistance creates the same effects as poor supply regulation. Therefore, making the power supply traces as wide as possible helps maintain full output voltage swing.

#### **BRIDGE CONFIGURATION EXPLANATION**

As shown in *Figure 2*, the LM4936 output stage consists of two pairs of operational amplifiers, forming a two-channel (channel A and channel B) stereo amplifier. (Though the following discusses channel A, it applies equally to channel B.)

Figure 2 shows that the first amplifier's negative (-) output serves as the second amplifier's input. This results in both amplifiers producing signals identical in magnitude, but 180° out of phase. Taking advantage of this phase difference, a load is placed between –OUTA and +OUTA and driven differentially (commonly referred to as "bridge mode"). This results in a differential gain of

$$A_{VD} = 2 * (R_f/R_i)$$
 (1)

Bridge mode amplifiers are different from single-ended amplifiers that drive loads connected between a single amplifier's output and ground. For a given supply voltage, bridge mode has a distinct advantage over the single-ended configuration: its differential output doubles the voltage swing across the load. This produces four times the output power when compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or that the output signal is not clipped. To ensure minimum output signal clipping when choosing an amplifier's closed-loop gain, refer to the Audio Power Amplifier Design section.

Another advantage of the differential bridge output is no net DC voltage across the load. This is accomplished by biasing channel A's and channel B's outputs at half-supply. This eliminates the coupling capacitor that single supply, single-ended amplifiers require. Eliminating an output coupling capacitor in a single-ended configuration forces a single-supply amplifier's half-supply bias voltage across the load. This increases internal IC power dissipation and may permanently damage loads such as speakers.

## POWER DISSIPATION

Power dissipation is a major concern when designing a successful single-ended or bridged amplifier. Equation (2) states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^2/(2\pi^2 R_L)$$
 Single-Ended (2)

However, a direct consequence of the increased power delivered to the load by a bridge amplifier is higher internal power dissipation for the same conditions.

The LM4936 has two operational amplifiers per channel. The maximum internal power dissipation per channel operating in the bridge mode is four times that of a single-ended amplifier. From Equation (3), assuming a 5V power supply and a  $4\Omega$  load, the maximum single channel power dissipation is 1.27W or 2.54W for stereo operation.

$$P_{DMAX} = 4 * (V_{DD})^2/(2\pi^2 R_L)$$
 Bridge Mode (3)

The LM4936's power dissipation is twice that given by Equation (2) or Equation (3) when operating in the single-ended

mode or bridge mode, respectively due to stereo operation. Twice the maximum power dissipation point given by Equation (3) must not exceed the power dissipation given by Equation (4):

$$P_{DMAX}' = (T_{JMAX} - T_A)/\theta_{JA}$$
 (4)

The LM4936's  $T_{\rm JMAX}=150^{\circ}{\rm C}$ . In the MH package soldered to a DAP pad that expands to a copper area of  $2{\rm in}^2$  on a PCB, the LM4936MH's  $\theta_{\rm JA}$  is 41°C/W. At any given ambient temperature  $T_{\rm A}$ , use Equation (4) to find the maximum internal power dissipation supported by the IC packaging. Rearranging Equation (4) and substituting  $P_{\rm DMAX}$  for  $P_{\rm DMAX}$ ' results in Equation (5). This equation gives the maximum ambient temperature that still allows maximum stereo power dissipation without violating the LM4936's maximum junction temperature.

$$T_A = T_{JMAX} - 2*P_{DMAX} \theta_{JA}$$
 (5)

For a typical application with a 5V power supply and an  $4\Omega$  load, the maximum ambient temperature that allows maximum stereo power dissipation without exceeding the maximum junction temperature is approximately 45°C for the MH package.

$$T_{\text{JMAX}} = P_{\text{DMAX}} \theta_{\text{JA}} + T_{\text{A}} \tag{6}$$

Equation (6) gives the maximum junction temperature  $T_{JMAX}$ . If the result violates the LM4936's 150°C  $T_{JMAX}$ , reduce the maximum junction temperature by reducing the power supply voltage or increasing the load resistance. Further allowance should be made for increased ambient temperatures.

The above examples assume that a device is a surface mount part operating around the maximum power dissipation point.

If the result of Equation (3) multiplied by 2 for stereo operation is greater than that of Equation (4), then decrease the supply voltage, increase the load impedance, or reduce the ambient temperature. If these measures are insufficient, a heat sink can be added to reduce  $\theta_{JA}.$  The heat sink can be created using additional copper area around the package, with connections to the ground pin(s), supply pin and amplifier output pins. External, solder attached SMT heatsinks such as the Thermalloy 7106D can also improve power dissipation. When adding a heat sink, the  $\theta_{JA}$  is the sum of  $\theta_{JC}, \, \theta_{CS}, \,$  and  $\theta_{SA}. \, (\theta_{JC}$  is the junction-to-case thermal impedance,  $\theta_{CS}$  is the case-to-sink thermal impedance, and  $\theta_{SA}$  is the sink-to-ambient thermal impedance.) Refer to the **Typical Performance Characteristics** curves for power dissipation information at lower output power levels.

## POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 5V regulator typically use a 10µF in parallel with a 0.1µF filter capacitor to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local 1µF tantalum bypass capacitance connected between the LM4936's supply pins and ground. Do not substitute a ceramic capacitor for the tantalum. Doing so may cause oscillation. Keep

the length of leads and traces that connect capacitors between the LM4936's power supply pin and ground as short as possible. Connecting a  $1\mu F$  capacitor,  $C_B$ , between the BYPASS pin and ground improves the internal bias voltage's stability and the amplifier's PSRR. The PSRR improvements increase as the BYPASS pin capacitor value increases. Too large a capacitor, however, increases turn-on time and can compromise the amplifier's click and pop performance. The selection of bypass capacitor values, especially  $C_B$ , depends on desired PSRR requirements, click and pop performance (as explained in the following section, **Selecting Proper External Components**), system cost, and size constraints.

#### SELECTING PROPER EXTERNAL COMPONENTS

Optimizing the LM4936's performance requires properly selecting external components. Though the LM4936 operates well when using external components with wide tolerances, best performance is achieved by optimizing component values.

The LM4936 is unity-gain stable, giving a designer maximum design flexibility. The gain should be set to no more than a given application requires. This allows the amplifier to achieve minimum THD+N and maximum signal-to-noise ratio. These parameters are compromised as the closed-loop gain increases. However, low gain circuits demand input signals with greater voltage swings to achieve maximum output power. Fortunately, many signal sources such as audio CODECs have outputs of 1V<sub>RMS</sub> (2.83V<sub>P-P</sub>). Please refer to the **Audio Power Amplifier Design** section for more information on selecting the proper gain.

#### INPUT CAPACITOR VALUE SELECTION

Amplifying the lowest audio frequencies requires a high value input coupling capacitor (0.33 $\mu$ F in *Figure 2*), but high value capacitors can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150 Hz. Applications using speakers with this limited frequency response reap little improvement by using a large input capacitor.

Besides affecting system cost and size, the input coupling capacitor has an effect on the LM4936's click and pop performance. When the supply voltage is first applied, a transient (pop) is created as the charge on the input capacitor changes from zero to a quiescent state. The magnitude of the pop is directly proportional to the input capacitor's size. Higher value capacitors need more time to reach a quiescent DC voltage ( $V_{\rm DD}/2$ ) when charged with a fixed current. The amplifier's output charges the input capacitor through the feedback resistor, R<sub>f</sub>. Thus, pops can be minimized by selecting an input capacitor value that is no higher than necessary to meet the desired –6dB frequency.

As shown in Figure 2, the input resistor (R<sub>IR</sub>, R<sub>IL</sub> =  $20k\Omega$ ) and the input capacitor (C<sub>IR</sub>, C<sub>IL</sub> =  $0.33\mu$ F) produce a -6dB high pass filter cutoff frequency that is found using Equation (7).

$$f_{-6 dB} = \frac{1}{2\pi R_{1N} C_1}$$
 (7)

As an example when using a speaker with a low frequency limit of 150Hz, the input coupling capacitor, using Equation (7), is 0.053µF. The 0.33µF input coupling capacitor shown in *Figure 2* allows the LM4936 to drive a high efficiency, full range speaker whose response extends below 30Hz.

# OPTIMIZING CLICK AND POP REDUCTION PERFORMANCE

The LM4936 contains circuitry that minimizes turn-on and shutdown transients or "clicks and pops". For this discussion, turn-on refers to either applying the power supply voltage or when the shutdown mode is deactivated. While the power supply is ramping to its final value, the LM4936's internal amplifiers are configured as unity gain buffers. An internal current source changes the voltage of the BYPASS pin in a controlled, linear manner. Ideally, the input and outputs track the voltage applied to the BYPASS pin. The gain of the internal amplifiers remains unity until the voltage on the BYPASS pin reaches 1/2  $V_{\rm DD}$  . As soon as the voltage on the BYPASS pin is stable, the device becomes fully operational. Although the BYPASS pin current cannot be modified, changing the size of C<sub>B</sub> alters the device's turn-on time and the magnitude of "clicks and pops". Increasing the value of C<sub>B</sub> reduces the magnitude of turn-on pops. However, this presents a tradeoff: as the size of CB increases, the turn-on time increases. There is a linear relationship between the size of  $C_{\mbox{\scriptsize B}}$  and the turn-on time. Below are some typical turn-on times for various values of C<sub>B</sub>:

| Св     | T <sub>ON</sub> |  |
|--------|-----------------|--|
| 0.01µF | 2ms             |  |
| 0.1µF  | 20ms            |  |
| 0.22µF | 44ms            |  |
| 0.47µF | 94ms            |  |
| 1.0µF  | 200ms           |  |

## **DOCKING STATION INTERFACE**

Applications such as notebook computers can take advantage of a docking station to connect to external devices such as monitors or audio/visual equipment that sends or receives line level signals. The LM4936 has two outputs, Right Dock and Left Dock, which connect to outputs of the internal input amplifiers that drive the volume control inputs. These input amplifiers can drive loads of >1k $\Omega$  (such as powered speakers) with a rail-to-rail signal. Since the output signal present on the RIGHT DOCK and LEFT DOCK pins is biased to  $V_{\rm DD}/2$ , coupling capacitors should be connected in series with the load when using these outputs. Typical values for the output coupling capacitors are 0.33 $\mu$ F to 1.0 $\mu$ F. If polarized coupling capacitors are used, connect their "+" terminals to the respective output pin, see Figure 2.

Since the DOCK outputs precede the internal volume control, the signal amplitude will be equal to the input signal's magnitude and cannot be adjusted. However, the input amplifier's closed-loop gain can be adjusted using external resistors. These  $20 k\Omega$  (R\_{DOCK1}, R\_{DOCK2}) are shown in Figure 2 and they set each input amplifier's gain to -1. Use Equation 8 to determine the input and feedback resistor values for a desired gain.

-  $A_{VR} = R_{DOCK1}/R_{IN1}$  and -  $A_{VL} = R_{DOCK2}/R_{IN2}$  (8) Adjusting the input amplifier's gain sets the minimum gain for that channel. Although the single ended output of the Bridge Output Amplifiers can be used to drive line level outputs, it is recommended that the R & L Dock Outputs simpler signal path be used for better performance.

## **BEEP DETECT FUNCTION**

Computers and notebooks produce a system "beep" signal that drives a small speaker. The speaker's auditory output signifies that the system requires user attention or input. To accommodate this system alert signal, the LM4936's beep input pin is a mono input that accepts the beep signal. Internal level detection circuitry at this input monitors the beep signal's magnitude. When a signal level greater than V<sub>DD</sub>/2 is detected on the BEEP IN pin, the bridge output amplifiers are enabled. The beep signal is amplified and applied to the load connected to the output amplifiers. A valid beep signal will be applied to the load even when MUTE is active. Use the input resistors connected between the BEEP IN pin and the stereo input pins to accommodate different beep signal amplitudes. These resistors ( $\ensuremath{\mathsf{R}}_{\ensuremath{\mathsf{BEEP}}}$ ) are shown as  $200k\Omega$  values in *Figure 2*. Use higher value resistors to reduce the gain applied to the beep signal. The resistors must be used to pass the beep signal to the stereo inputs. The BEEP IN pin is used only to detect the beep signal's magnitude: it does not pass the signal to the output amplifiers. The LM4936's shutdown mode must be deactivated before a system alert signal is applied to BEEP IN pin.

#### MICRO-POWER SHUTDOWN

Shutdown mode is activated when a digital 0 is loaded into the Shutdown bit, B0. When active, the LM4936's micropower shutdown feature turns off the amplifier's bias circuitry reducing supply current to a typical  $0.7\mu A$ . Loading a digital 1 into B0 disables shutdown mode. When the LM4936 has power applied, all register bits will have a default value of 0. Because of this, the LM4936 will be in shutdown mode when power is applied.

#### **MODE FUNCTION**

The LM4936's Mode function has two states controlled by bit B2. A digital 0 in bit B2 disables the volume control and forces the LM4936 to function as a fixed gain amplifier. The gain selection is determined by the GAIN SEL bit (B3) While in the fixed gain mode the volume setting has no effect on the output. When a digital 1 is loaded into B2 the output level is determined by the volume control bits. See Table 4 for volume settings.

#### MUTE FUNCTION

The LM4936 mutes the amplifier and DOCK outputs when a digital 1 is loaded in bit B1. Even while muted, the LM4936 will amplify a system alert (beep) signal whose magnitude satisfies the BEEP DETECT circuitry. Loading a digital 0 into B1 returns the LM4936 to normal operation.



FIGURE 3. Headphone Sensing Circuit

## HP SENSE FUNCTION ( Headphone In )

Applying a voltage between the  $V_{IH}$  threshold shown in the graph found in the Typical Performance Characteristics and  $V_{DD}$  to the LM4936's HP SENSE control pin or loading a digital 1 into the HP Control bit (B4) will change the output mode. The '+' outputs will change to be in phase with the '-' outputs instead of 180 degrees out of phase. This action mutes a bridged-connected load since the differential voltage across the load is now close to 0V. The HP SENSE pin over rides the HP Control bit. See Table 2 for more info. Quiescent current consumption is reduced when the IC is in this single-ended mode.

Figure 3 shows the implementation of the LM4936's headphone control function. With no headphones connected to the headphone jack, the R1-R2 voltage divider sets the

voltage applied to the HP SENSE pin at approximately 50mV. This 50mV puts the LM4936 into bridged mode operation. The output coupling capacitor blocks the amplifier's half supply DC voltage, protecting the headphones.

The HP SENSE threshold is set so the output signal cannot cause an output mode change. While the LM4936 operates in bridge mode, the DC potential across the load is essentially 0V. Connecting headphones to the headphone jack disconnects the headphone jack contact pin from R2 and allows R1 to pull the HP SENSE pin up to  $V_{\rm DD}$  through R4. This enables the headphone function and mutes the bridged speaker. The single-ended '-' outputs then drive the headphones, whose impedance is in parallel with resistors R2 and R3. These resistors have negligible effect on the LM4936's output drive capability since the typical impedance of headphones is  $32\Omega.$ 

Figure 3 also shows the suggested headphone jack electrical connections. The jack is designed to mate with a three-wire plug. The plug's tip and ring should each carry one of the two stereo output signals, whereas the sleeve should carry the ground return. A headphone jack with one control pin contact is sufficient to drive the HP-IN pin when connecting headphones.

## **GAIN SELECT FUNCTION (Bass Boost)**

The LM4936 features selectable gain, using either internal or external feedback resistors. The GAIN SEL bit (B3) controls which gain is selected. Loading a digital 0 into the GAIN SEL bit sets the gain to internal resulting in a gain of 6dB for BTL mode or unity for singled-ended mode. Loading a digital 1 into the GAIN SEL bit sets the gain to be determined by the external resistors,  $R_{\rm I}$  and  $R_{\rm E}$ .

In some cases a designer may want to improve the low frequency response of the bridged amplifier or incorporate a bass boost feature. This bass boost can be useful in systems where speakers are housed in small enclosures. A resistor,

 $\rm R_{BS},$  and a capacitor,  $\rm C_{BS},$  in parallel, can be placed in series with the feedback resistor of the bridged amplifier as seen in Figure 2.

At low, frequencies  $C_{BS}$  is a virtual open circuit and at high frequencies, its nearly zero ohm impedance shorts  $R_{BS}$ . The result is increased bridge-amplifier gain at low frequencies. The combination of  $R_{BS}$  and  $C_{BS}$  form a -6dB corner frequency at

$$f_C = 1/(2\pi R_{BS} C_{BS}) \tag{9}$$

The bridged-amplifier low frequency differential gain is:

$$A_{VD} = 2(R_F + R_{BS}) / R_i$$
 (10)

Using the component values shown in Figure 2 ( $R_F=20k\Omega$ ,  $R_{BS}=20k\Omega$ , and  $C_{BS}=0.068\mu F$ ), a first-order, -6dB pole is created at 120Hz. Assuming R  $_i=20k\Omega$ , the low frequency differential gain is 4V/V or 12dB. The input ( $C_i$ ) and output ( $C_{OUT}$ ) capacitor values must be selected for a low frequency response that covers the range of frequencies affected by the desired bass-boost operation.

## **VOLUME CONTROL**

The LM4936 has an internal stereo volume control whose setting is a function of the digital values in the V4 - V0 bits. See Table 4.

The LM4936 volume control consists of 31 steps that are individually selected. The range of the steps, are from 0dB - 78dB. The gain levels are 1dB/step from 0dB to -6dB, 2dB/step from -6dB to -36dB, 3dB/step from -36dB to -47dB, 4dB/step from -47dB to -51dB, 5dB/step from -51dB to -66dB, and 12dB to the last step at -78dB.

**TABLE 4. Volume Control Table** 

| Serial Number | V4 | V3 | V2  | V1 | V0 | Gain (dB) |
|---------------|----|----|-----|----|----|-----------|
| 0             | 0  | 0  | 0   | 0  | 0  | -90       |
| 1             | 0  | 0  | 0   | 0  | 1  | -90       |
| 2             | 0  | 0  | 0   | 1  | 0  | -68       |
| 3             | 0  | 0  | 0   | 1  | 1  | -63       |
| 4             | 0  | 0  | 1   | 0  | 0  | -57       |
| 5             | 0  | 0  | 1   | 0  | 1  | -51       |
| 6             | 0  | 0  | 1   | 1  | 0  | -47       |
| 7             | 0  | 0  | 1   | 1  | 1  | -45       |
| 8             | 0  | 1  | 0   | 0  | 0  | -42       |
| 9             | 0  | 1  | 0   | 0  | 1  | -39       |
| 10            | 0  | 1  | 0   | 1  | 0  | -36       |
| 11            | 0  | 1  | 0   | 1  | 1  | -34       |
| 12            | 0  | 1  | 1   | 0  | 0  | -32       |
| 13            | 0  | 1  | 1   | 0  | 1  | -30       |
| 14            | 0  | 1  | 1   | 1  | 0  | -28       |
| 15            | 0  | 1  | 1   | 1  | 1  | -26       |
| 16            | 1  | 0  | 0   | 0  | 0  | -24       |
| 17            | 1  | 0  | 0   | 0  | 1  | -22       |
| 18            | 1  | 0  | 0   | 1  | 0  | -20       |
| 19            | 1  | 0  | 0   | 1  | 1  | -18       |
| 20            | 1  | 0  | 1   | 0  | 0  | -16       |
| 21            | 1  | 0  | 1   | 0  | 1  | -14       |
| 22            | 1  | 0  | 1   | 1  | 0  | -12       |
| 23            | 1  | 0  | 1   | 1  | 1  | -10       |
| 24            | 1  | 1  | 0   | 0  | 0  | -8        |
| 25            | 1  | 1  | 0   | 0  | 1  | -6        |
| 26            | 1  | 1  | 0   | 1  | 0  | -5        |
| 27            | 1  | 1  | 0   | 1  | 1  | -4        |
| 28            | 1  | 1  | 1   | 0  | 0  | -3        |
| 29            | 1  | 1  | 1   | 0  | 1  | -2        |
| 30            | 1  | 1  | 1   | 1  | 0  | -1        |
| 31            | 1  | 1  | 1   | 1  | 1  | 0         |
|               |    | 1  | I . | 1  |    | 1         |

# AUDIO POWER AMPLIFIER DESIGN Audio Amplifier Design: Driving 1W into an 8 $\Omega$ Load

The following are the desired operational parameters:

The design begins by specifying the minimum supply voltage necessary to obtain the specified output power. One way to find the minimum supply voltage is to use the Output Power vs Supply Voltage curve in the **Typical Performance Characteristics** section. Another way, using Equation (10), is to calculate the peak output voltage necessary to achieve the desired output power for a given load impedance. To account for the amplifier's dropout voltage, two additional voltages, based on the Dropout Voltage vs Supply Voltage in the **Typical Performance Characteristics** curves, must be added to the result obtained by Equation (10). The result is Equation (11).

$$V_{\text{outpeak}} = \sqrt{(2R_L P_0)}$$
(11)

$$V_{DD} \ge (V_{OUTPEAK} + (V_{OD_{TOP}} + V_{OD_{BOT}}))$$
 (12)

The Output Power vs Supply Voltage graph for an  $8\Omega$  load indicates a minimum supply voltage of 4.6V. This is easily met by the commonly used 5V supply voltage. The additional voltage creates the benefit of headroom, allowing the LM4936 to produce peak output power in excess of 1W without clipping or other audible distortion. The choice of supply voltage must also not create a situation that violates of maximum power dissipation as explained above in the **Power Dissipation** section.

After satisfying the LM4936's power dissipation requirements, the minimum differential gain needed to achieve 1W dissipation in an  $8\Omega$  load is found using Equation (12).

$$A_{VD} \ge \sqrt{(P_O R_L)}/(V_{IN}) = V_{orms}/V_{inrms} \eqno(13)$$

Thus, a minimum overall gain of 2.83 allows the LM4936's to reach full output swing and maintain low noise and THD+N performance.

The last step in this design example is setting the amplifier's -6dB frequency bandwidth. To achieve the desired  $\pm 0.25dB$  pass band magnitude variation limit, the low frequency response must extend to at least one-fifth the lower bandwidth limit and the high frequency response must extend to at least five times the upper bandwidth limit. The gain variation for both response limits is 0.17dB, well within the  $\pm 0.25dB$  desired limit. The results are an

$$f_1 = 100Hz/5 = 20Hz$$
 (14)

and an

$$f_H = 20kHz \times 5 = 100kHz$$
 (15)

As mentioned in the **Selecting Proper External Components** section,  $R_i$  (Right & Left) and  $C_i$  (Right & Left) create a highpass filter that sets the amplifier's lower bandpass frequency limit. Find the input coupling capacitor's value using Equation (14).

$$C_i \ge 1/(2\pi R_i f_L) \tag{16}$$

The result is

$$1/(2\pi^*20k\Omega^*20Hz) = 0.397\mu F$$
 (17)

Use a 0.39µF capacitor, the closest standard value.

The product of the desired high frequency cutoff (100kHz in this example) and the differential gain  $A_{VD},$  determines the upper passband response limit. With  $A_{VD}=3$  and  $f_{\rm H}=100\text{kHz},$  the closed-loop gain bandwidth product (GBWP) is 300kHz. This is less than the LM4936's 3.5MHz GBWP. With this margin, the amplifier can be used in designs that require more differential gain while avoiding performance,restricting bandwidth limitations.

## **SPI TIMING DIAGRAM**



FIGURE 4.

## SPI OPERATIONAL REQUIREMENTS

- 1. The maximum clock rate is 5MHz for the CLK pin.
- 2. CLK must remain logic-high for at least 100ns ( $t_{CH}$ ) after the rising edge of CLK, and CLK must remain logic-low for at least 100ns ( $t_{CL}$ ) after the falling edge of CLK.
- 3. Data bits are written to the DATA pin with the most significant bit (MSB) first.
- 4. The serial data bits are sampled at the rising edge of CLK. Any transition on DATA must occur at least 50ns ( $t_{\rm DS}$ ) before the rising edge of CLK. Also, any transition on DATA must occur at least 50ns ( $t_{\rm DH}$ ) after the rising edge of CLK and stabilize before the next rising edge of CLK.
- 5. ENABLE should be logic-low only during serial data transmission.

- 6. ENABLE must be logic-low at least 50ns ( $t_{\rm ES}$ ) before the first rising edge of CLK, and ENABLE has to remain logic-low at least 50ns ( $t_{\rm EH}$ ) after the eighth rising edge of CLK.
- 7. If ENABLE remains logic-high for more than 50ns before all 8 bits are transmitted then the data latch will be aborted.
- 8. If ENABLE is logic-low for more than 8 CLK pulses then only the first 8 data bits will be latched and activated at rising edge of eighth CLK.
- 9. ENABLE must remain logic-high for at least 50ns ( $t_{\text{EL}}$  ).
- 10. Coincidental rising or falling edges of CLK and ENABLE are not allowed. If CLK is to be held logic-high after the data transmission, the falling edge of CLK must occur at least 50ns ( $t_{\rm CS}$ ) before ENABLE transitions to logic-low for the next set of data.

## I<sup>2</sup>C TIMING DIAGRAMS



FIGURE 5. I<sup>2</sup>C Bus Format



FIGURE 6. I<sup>2</sup>C Timing Diagram

# LM4936 MH Exposed-DAP Board Artwork (Notes 8, 9)

## **Composite View**





20117848

Internal Layer 2



Silk Screen



20117847

## Internal Layer 1



## **Bottom Layer**



20117843

## LM4936 Board Bill of Materials

| Designator                                             | Value   | Tolerance | Part Description                           | Comment                     |  |
|--------------------------------------------------------|---------|-----------|--------------------------------------------|-----------------------------|--|
| R <sub>IN1</sub> , R <sub>IN2</sub>                    | 20kΩ    | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>I1</sub> , R <sub>I2</sub>                      | 20kΩ    | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>F1</sub> , R <sub>F2</sub>                      | 20kΩ    | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>DOCK1</sub> , R <sub>DOCK2</sub>                | 20kΩ    | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>BS1</sub> , R <sub>BS2</sub>                    | 20kΩ    | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>BEEP1</sub> , R <sub>BEEP2</sub>                | 200kΩ   | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>L1</sub> , R <sub>L2</sub>                      | 1.5kΩ   | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| R <sub>S</sub> , R <sub>PU</sub>                       | 100kΩ   | 1%        | 1/10W, 0805 Resistor                       |                             |  |
| C <sub>IN1</sub> , C <sub>IN2</sub> , C <sub>IN3</sub> | 0.33µF  | 10%       | 10V, Ceramic 1206 Capacitor                |                             |  |
| C <sub>BS1</sub> , C <sub>BS2</sub>                    | 0.068µF | 10%       | 10V, Ceramic 1206 Capacitor                |                             |  |
| C <sub>S1</sub>                                        | 10μF    | 10%       | 10V, Tantalum 1210 Capacitor               |                             |  |
| C <sub>S2</sub> , C <sub>S3</sub> , C <sub>S4</sub>    | 0.1µF   | 10%       | 10V, Tantalum 1206 Capacitor               |                             |  |
| C <sub>O1</sub> , C <sub>O2</sub>                      | 1µF     | 10%       | 10V, Electrolytic 1210 Capacitor           |                             |  |
| Св                                                     | 1µF     | 10%       | 10V, Tantalum 1210 Capacitor               |                             |  |
| C <sub>OUT1</sub> , C <sub>OUT2</sub>                  | 220µF   | 10%       | 16V, Electrolytic 2220 Capacitor           |                             |  |
| J <sub>1</sub>                                         |         |           | 0.100 1x2 header, vertical mount           | Docking Outputs             |  |
| J <sub>2</sub> , J <sub>3</sub> , J <sub>4</sub>       |         |           | RCA Input Jack, PCB Mount                  | Mouser: 16PJ097             |  |
| J <sub>5A</sub>                                        |         |           | Banana-Jack Red, Analog V <sub>DD</sub>    | Mouser: 164-6219            |  |
| J <sub>5B</sub>                                        |         |           | Banana-Jack Blck, GND                      | Mouser: 164-6218            |  |
| J <sub>6A</sub>                                        |         |           | Banana-Jack Red, Right Out +               | Mouser: 164-6219            |  |
| J <sub>6B</sub>                                        |         |           | Banana-Jack Black, Right Out -             | Mouser: 164-6218            |  |
| J <sub>7A</sub>                                        |         |           | Banana-Jack Red, Left Out +                | Mouser: 164-6219            |  |
| J <sub>7B</sub>                                        |         |           | Banana-Jack Black, Left Out -              | Mouser: 164-6218            |  |
| J <sub>8</sub>                                         |         |           | 0.100" 2x3 header, vertical mount          | I <sup>2</sup> C/SPI Inputs |  |
| J <sub>9</sub>                                         |         |           | 3.5mm Stereo Headphone Jack                | Shogyo:<br>SJS-0354-5P      |  |
| J <sub>10</sub>                                        |         |           | 0.100" 1x3 header, vertical mount          | Digital Select              |  |
| J <sub>11</sub>                                        |         |           | Banana Jack — Red, Digital V <sub>DD</sub> | Mouser: 164-6219            |  |

## Physical Dimensions inches (millimeters) unless otherwise noted



Exposed-DAP TSSOP Package
Order Number LM4936MH
NS Package Number MXA28A for Exposed-DAP TSSOP

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## BANNED SUBSTANCE COMPLIANCE

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560