

# NE-3102: Electronics-II Laboratory

| Roll | Date | Experiment No. |  |
|------|------|----------------|--|
|------|------|----------------|--|

### Name of the experiment

Truth table verification of S-R, T, D, J-K flip-flop.

### Contents

| 1 | Objective                                        | 2  |
|---|--------------------------------------------------|----|
| 2 | Theory                                           | 2  |
|   | 2.1 S-R latch                                    | 2  |
|   | 2.2 S-R flip-flop                                | 2  |
|   | 2.3 Conversion of S-R flip-flop to D flip-flop   | 3  |
|   | 2.4 Conversion of S-R flip-flop to J-K flip-flop | 3  |
|   | 2.5 Conversion of S-R flip-flop to T flip-flop   | 3  |
|   | 2.6 Timing generator/clock                       | 3  |
| 3 | Components and apparatus                         | 6  |
| 4 | Circuit diagram/setup                            | 7  |
| 5 | Data collection and analysis                     | 8  |
| 6 | Result                                           | 9  |
| 7 | Discussion                                       | 10 |
| 8 | References                                       | 11 |

### 1 Objective

- 1. To implement a S-R latch using NAND/NOR¹ gates.
- 2. To design and implement a generic astable multivibrator with 0.2 Hz and 50% duly cycle square wave output as a timing generator/clock<sup>2</sup>
- 3. To implement a S-R flip-flop based on a S-R NAND/NOR latch
- 4. To convert the S-R flip-flop to a D flip-flop
- 5. To convert the S-R flip-flop to a J-K flip-flop
- 6. To convert the J-K flip-flop to a T flip-flop
- 7. To verify the associated function tables

### 2 Theory

A latch or a flip-flop is an electric circuit with two stable states that can store binary data. This stored data can be changed by applying one or more inputs. Latches and flip-flops are fundamental building blocks of logic circuits that incorporate memory cells; their output depends on the present value of the input and also on the previous values. These circuits, also called sequential logic circuits, often require a timing generator (a clock) for their operation. Usually there are two outputs, Q and its complementary value  $\bar{Q}$ .

#### 2.1 S-R latch

(description)



Figure 1: S-R latch.

#### 2.2 S-R flip-flop

(description)

<sup>&</sup>lt;sup>1</sup>Either use NAND or NOR gates; this will affect your input/output active sates, e.g., a NAND S-R latch will have active LOW inputs, so you have to pull your inputs HIGH with pull-up resitors for the resting state

 $<sup>^2</sup>$ The implementation of the timing generator/clock can be based on a 555 timer IC/Schmitt trigger oscillator/crystal oscillator/microcontroller



Figure 2: S-R flip-flop.

#### 2.3 Conversion of S-R flip-flop to D flip-flop

(description)



Figure 3: D flip-flop.

#### 2.4 Conversion of S-R flip-flop to J-K flip-flop

(description)

#### 2.5 Conversion of S-R flip-flop to T flip-flop

(description)

#### 2.6 Timing generator/clock

555 timer is made up of two voltage comparators and an S-R latch as shown in Figure 6. The voltage comparators are devices that produce a HIGH out whenever the voltage on the + input is greater than the voltage on the - input. The external capacitor (C) charges up until its voltage exceeds  $2/3 \times V_{CC}$  as determined by the upper voltage comparator monitoring  $V_{T+}$ . When this comparator output goes HIGH, it resets the SR latch, causing the output pin (3) to go LOW. At the same time,  $\bar{Q}$  goes HIGH, closing the discharge switch and causing the capacitor to begin to



Figure 4: J-K flip-flop.



Figure 5: T flip-flop.

discharge through  $R_B$ . It will continue to discharge until the capacitor voltage drops below  $\frac{1}{3} \times V_{CC}$  as determined by the lower-voltage comparator monitoring  $V_{T-}$ . When this comparator output goes HIGH, it sets the S-R latch, causing the output pin to go HIGH, opening the discharge switch and allowing the capacitor to start charging again as the cycle repeats.

The formulas for these time intervals,  $t_{\rm L}$  and  $t_{\rm H}$ , and the overall period of the oscillations, T, are given in the figure. The frequency of the oscillations is, of course, the reciprocal of T. As the formulas in the diagram indicate, the  $t_{\rm L}$  and  $t_{\rm H}$  intervals cannot be equal unless  $R_A$  is made zero. This cannot be done without producing excess current through the device. This means that it is impossible to produce a perfect 50 percent duty-cycle square wave output with this circuit. It is possible, however, to get very close to a 50 percent duty cycle by making  $R_B \gg R_A$  (while keeping  $R_A$  greater than  $1 \text{k}\Omega$ ), so that  $t_{\rm L} \approx t_{\rm H}$ .



Figure 6: 555 a stable multivibrator.

## 3 Components and apparatus

- 1. Logic<sup>3</sup> ICs
- $2.\ 555\ \mathrm{timer\ IC}$
- 3. Passive components
- 4. Breadboard and connecting wires
- 5. Bench power supply

 $<sup>^3{\</sup>rm Specify}$  exactly what ICs you are using in your build

## 4 Circuit diagram/setup

### 5 Data collection and analysis

| S | R | Q                          |
|---|---|----------------------------|
| 0 | 0 | Q <sub>0</sub> (no change) |
| 1 | 0 | 1                          |
| 0 | 1 | 0                          |
| 1 | 1 | (ambiguous)                |

Table 1: Function table for S-R latch.

| S | R | CLK      | Q                          |
|---|---|----------|----------------------------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> (no change) |
| 1 | 0 | <b>↑</b> | 1                          |
| 0 | 1 | <b>↑</b> | 0                          |
| 1 | 1 | <b>†</b> | (ambiguous)                |

Table 2: Function table for S-R flip-flop with active low inputs and PGT triggering.

| Т | CLK      | Q                                  |
|---|----------|------------------------------------|
| 0 | <b>↑</b> | $Q_0$ (no change)                  |
| 1 | <b>↑</b> | $\overline{\mathrm{Q}_0}$ (toggle) |
| 1 | <b>†</b> | 1                                  |

Table 3: Function table for T flip-flop with active low inputs and PGT triggering.

| D | CLK      | Q |
|---|----------|---|
| 0 | <b>†</b> | 0 |
| 1 | <b>↑</b> | 1 |

Table 4: Function table for D flip-flop with active low inputs and PGT triggering.

| J | K | CLK      | Q                                  |
|---|---|----------|------------------------------------|
| 0 | 0 | <b>↑</b> | $Q_0$ (no change)                  |
| 1 | 0 | <b>↑</b> | 1                                  |
| 0 | 1 | <b>†</b> | 0                                  |
| 1 | 1 | <b>↑</b> | $\overline{\mathbf{Q}_0}$ (toggle) |

Table 5: Function table for J-K flip-flop with active low inputs and PGT triggering.

## 6 Result

## 7 Discussion

(You are expected to elaborate on possible timing implications and reflect on your setup-specific details e.g., the choice of NAND/NOR gates, active states on the input(s) and outputs, and so on.)

## 8 References

1. Tocci Ronald J, Neal W, Greg M. Digital Systems Principles and Applications.

## Appendix