# زبان و ساختار کامپیوتر

فصل سوی معماری مجموعہ دستورالعملها



## Copyright Notice

Parts (text & figures) of this lecture are adopted from:

- © D. Patterson & J. Hennessey, "Computer Organization & Design, The Hardware/Software Interface", 5<sup>th</sup> Ed., MK publishing, 2014
- @ A. Tanenbaum, "Structured Computer Organization",  $5^{th}$  Ed., Pearson, 2006
- © "Computer System Architecture", M. Morris Mano, Pearson, 1999

### A Multilevel Machine



### Hierarchical Levels (Reminder)



Instruction Set Architecture (ISA)

### Instruction Set Architecture (ISA)

- How the machine appears to a machine language programmer
- What a compiler outputs
  - ignoring operating-system calls & symbolic assembly language
- o Specifies:
  - Memory Model
  - Registers
  - Available data types
  - Available instructions

### ISA Exclusion

- Issues not part of ISA (not visible to the compiler):
  - it is pipelined or not
  - it is superscalar or not
  - cache memory is used or not
  - ...

### ISA Exclusion

- Issues not part of ISA (not visible to the compiler):
  - it is pipelined or not
  - it is superscalar or not
  - cache memory is used or not
  - ...
- However some of these properties do affect performance & is better to be visible to the compiler writer!

### ISA Aspects

- O How many instructions needed?
- What functionalities required?
  - Load/Store
  - Control (such as compare & jump)
  - Arithmetic & logical operations
- O How are the instructions applied?

### Key ISA Decisions

- O Instruction length?
- O How many registers?
- Where operands reside?
- · Which instructions can access memory?
- Instruction format?
- Operand format?
  - How many? How big?

## Instruction Length

| <u>Variable</u> : |                                                 |
|-------------------|-------------------------------------------------|
|                   |                                                 |
|                   |                                                 |
|                   | x86 – Instructions vary from 1 to 17 Bytes long |
|                   | VAX – from 1 to 54 Bytes                        |
| Fixed:            |                                                 |
|                   | MIPS, PowerPC:                                  |
|                   | all instruction are 4 Bytes long                |

### Variable-length Instructions

- · Require multi-step fetch and decode
- Allow for a more flexible and compact instruction set
- o CISC processors like x86 & VAX
  - (Complex Instruction Set Computing)

## Fixed-length Instructions

- Allow easy fetch and decode
- Simplify pipelining and parallelism
- RISC processors like MIPS & PowerPC
  - (Reduced Instruction Set Computing)





## How Many Registers?

- All computers have a set of registers (register file)
- O What is a Register?
  - A storage element within a processor
  - Memory to hold values that will be used soon
  - Keeps temporary results
  - Access time much faster than memory
  - Reduces # of accesses to memory

## Small # of Registers

- · Fewer bits required to specify which one
- Less hardware
- Faster access
  - Shorter wires
  - Faster index decoding (fewer logic levels)
- Faster context switch
  - When all registers need saving

### Larger # of Registers

- Fewer memory loads and stores
  - Less CPU/memory data transfers
- Easier to do several operations at once

## Where Operands Reside?

- O Stack Machine
- O Accumulator Machine
- Register-Memory Machine
- Register-Register Machine (Load-Store)

### Stack Illustration



## Stack Representation



### Stack Machine

- o "Zero-operand" ISA
  - ALU operations (add, sub, ...) don't need any operands
- o "Push"
  - Loads mem into 1<sup>st</sup> reg ("top of stack"),
- "Pop"
  - Does reverse
- o "Add", "Sub", "Mul", and etc.
  - Combines contents of first two regs on top of stack

## Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg



## Example 1-1

Code sequence for C = A + B

<u>Stack</u> <u>Accumulator</u> <u>Register-Memory</u> <u>Reg-Reg</u>

Push A

Push B

Add

Pop C

### Accumulator Machine

- o "1-operand" ISA
- Only 1 register called "accumulator"
- Stores intermediate arithmetic & logic results
- O Instructions include:
  - "STORE" (Store AC)
  - "LOAD" (Load AC)
  - "ADD mem"  $(AC \leftarrow AC + mem)$

## Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg



## Example 1-2

#### Code sequence for C = A + B

<u>Stack</u> <u>Accumulator</u> <u>Register-Memory</u> <u>Reg-Reg</u>

Push A Load A

Push B Add B

Add Store C

Pop C

## Register-Memory Machine

- o 2 or 3 Operands ISA
- A set of general purpose registers available
- Operands can be register or memory
- Arithmetic & logic instructions can use data in registers and/or memory
- Usually only one operand can be in memory

## Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg



## Example 1-3

#### Code sequence for C = A + B

| Stack  | Accumulator | Register-Memory                     | Reg-Reg |
|--------|-------------|-------------------------------------|---------|
| Push A | Load A      | Mov R1, A<br>Add R1, B<br>Mov C, R1 |         |
| Push B | Add B       |                                     |         |
| Add    | Store C     | MOV C, RI                           |         |
| Pop C  |             |                                     |         |

## Register-Register Machine

- Also called Load-Store Machine
- 2 or 3 operands ISA
- A set of general purpose registers
- Arithmetic & logical instructions can only access registers
- Access to memory only with Load & Store

## Example 1

Code sequence for C = A + B

Stack Accumulator Register-Memory Reg-Reg



## Example 1-4

#### Code sequence for C = A + B

| Stack  | <u>Accumulator</u> | Register-Memory | Reg-Reg      |
|--------|--------------------|-----------------|--------------|
| Push A | Load A             | Mov R1, A       | Load R1,A    |
| Push B | Add B              | Add R1, B       | Load R2,B    |
| Add    | Store C            | Mov C, R1       | Add R3,R1,R2 |
| Pop C  |                    |                 | Store C,R3   |

## Example 2













### Example 2

### Register-Memory

ADD R1, A, B ADD R2, C, D MUL X, R1, R2

MOV R1, A ADD R1, B MOV R2, C ADD R2, D MUL R1, R2 MOV X, R1





## Stack

PUSH A
PUSH B
ADD
PUSH C
PUSH D
ADD
MUL
POP X

#### Accumulator-

LOAD A
ADD B
STORE T
LOAD C
ADD D
MUL T
STORE X

| LOAD | R1, A      |
|------|------------|
| LOAD | R2, B      |
| LOAD | R3, C      |
| LOAD | R4, D      |
| ADD  | R1, R1, R2 |
| ADD  | R3, R3, R4 |
| MUL  | R1, R1, R3 |

R1

STORE

### Instruction & Operand format

Which bits designate what?



Can we have several formats in one machine?

### Example: Mano's Basic Computer



### Mano's Basic Computer (cont)



### Complex Instruction Set Architecture

- A (usually) large no of instructions (100-250)
- Some instructions that perform specialized tasks & are used infrequently
- A large variety of addressing modes (5-20)
- Variable-length instruction formats
- Instructions that manipulate operands in memory

#### Reduced Instruction Set Architecture

- Relatively few instructions
- Relatively few addressing modes
- More general-purpose registers
- Memory access limited to load & store instructions
- All operations done within the registers of the CPU
- Fixed-length, easily decoded instruction format
- Single-cycle instruction execution (via pipelining)
- Hardwired rather than micro-programmed control

### RISC VS. CISC

#### • Early Trend:

- Adding more instructions to next generation
   CPUs to do more complicated operations
- VAX machine had an instruction to multiply polynomials!

#### o CISC Philosophy

- Limited main memory + immature compilers
- More dense instructions, highly encoded, variable length instructions
- Data loading as well as calculation

- o RISC Philosophy
  - Keep ISA small and simple
    - Makes it easier to build faster hardware
  - Let SW do complicated operations by composing simpler instructions
- Note on "Reduced" in RISC Phrase:
  - Amount of work any single instruction accomplishes reduced
    - Single ALU operation, single memory access, ...

- o CISC Problems
  - Performance tuning challenging
    - o Complex/high-level instructions rarely used
  - Slower clock rates
  - Longer time-to-market
    - o Due to prolonged design time
- o CISC Features
  - Ease compiler implementation
    - HW supports all kind of addressing modes

- RISC Features
  - Low complexity
    - Less error-prone HW implementation
  - Implementation advantages
    - Less transistors
    - Extra space: more registers, cache
  - Marketing
    - Reduced design time

- Hybrid Solution
  - RISC core & CISC interface
  - Taking advantage of both architectures



**RISC / CISC Debate** 

## Modern (RISC) Design Principles

- Instructions should directly be executed by hw
  - no or very rare interpretation by microinstructions
- Maximize the rate at which instructions are issued
  - by means of instruction level parallelism
- Instructions should be easy to decode
  - regular, fixed length, small number of fields
- Only loads and stores should reference memory
- Plenty of registers

### Outlines

- Instruction Set Architecture
- ISA Key Decisions
  - Instruction length?
  - How many registers?
  - Where operands reside?
  - Which instructions can access memory?
  - Instruction format?
  - Operand format? (How many? How big?)
- o RISC vs. CISC
- O Next Topic:

Addressing Modes