

Joint Asynchronous Communications; Device Agnostic Control.

A single wire broadcast protocol for the plug and play of accessories for microcontrollers.

Authors: J. Devine, M. Moskal, P. Halleux, T. Ball, S. Hodges, J. Finney, T. Seyed

**WARNING:** JACDAC is very much still under development and subject to change. If you would like to contribute features and ideas, please visit the github repository and file an issue.

# What is JACDAC?

JACDAC (Joint Asynchronous Communications; Device Agnostic Control) is a single wire protocol for the plug and play of sensors, actuators, and microcontrollers (MCUs) for use within the contexts of rapid prototyping, making, and computer science education. JACDAC operates in a bus topology and requires devices have a microcontroller with UART, Timer, and GPIO interrupt capabilities.

Please visit the motivation section to read about the motivating factors for JACDAC.

# Contents

- Protocol Overview
  - Features
- Physical Layer Specifications
  - Hardware Requirements
  - JACDAC Packet Format
  - Transmission & Reception
  - Protocol Timings
    - Bus Idle Spacing
    - InterLoData Spacing
    - Interbyte Spacing
    - Interframe Spacing
  - Error Detection and Recovery
  - Preventing Bus Collisions

- Control Layer Specifications
  - Control Packets
  - Device Address Assignment
  - Routing Packets
    - The Logic Service
- Services
  - Service Paradigms
    - Virtual Mode
    - Paired Mode
    - Broadcast Mode
  - JACDAC Packets
    - CRC
    - Service Number
    - Device Address
    - Size
    - Version
- Glossarv
  - Physical Layer Terminology
  - Device Terminology
  - Service Terminology
- Motivation

# **Protocol Overview**

**JACDAC** uses the built-in UART module common to most MCUs as its communication mechanism, but instead of separate wires for transmission and reception, JACDAC uses just one wire for both. Four baud rates are supported: 1Mbaud, 500Kbaud, 250Kbaud, 125Kbaud, allowing cheaper MCUs to be used.

Microcontrollers that run the JACDAC protocol are known as **JACDAC devices**. They communicate **JACDAC Packets** to each other across a shared bus in a bus topology. Devices signal a packet transmission by driving the bus lo for a period of time known as the **lo pulse**. The length of the lo pulse dictates the baud rate of the upcoming UART transmission of a JACDAC packet.

Conventionally in bus topologies there is the concept of a Master and Slave (widely regarded as outdated terminology). **JACDAC devices** are all Masters on the bus and instead run **Services** that operate in either **Host** or **Client** modes. **HostServices** allow other devices to configure and use resources that they would normally not have access to, examples include: an AccelerometerService, a DisplayService, or a NeopixelService. A **ClientService** interacts with HostServices as part of a microcontrollers' application.

A device can enumerate one or more **HostServices** on the bus using a **ControlPacket**, which is a JACDAC Packet that contains: a 64-bit **unique device identifier**, the allocated **device address**, and an array of **ServiceInformation** which details the HostServices available for use by the bus. Enumeration is only required if a device is running a HostService; unenumerated devices are free to use enumerated services without enumerating themselves. The presence or absence of device ControlPackets indicates whether a device has been connected or removed from the bus.

Each JACDAC device has a simple stack featuring: (1) a physical layer handling the transmission and reception of packets; (2) a control layer which performs the routing of packets; to (3) services running on the device. Complexity of the JACDAC stack scales with the capability of the microcontroller.



### Back to top

## **Features**

- Reuse of existing hardware: most MCUs
- · One wire
- Multi-master operation
- Plug and play
- Multi-baud support
- Code Re-use and Extensibility
- Sharing of peripherals

#### Back to top

# Physical Layer Specifications

This section describes the hardware requirements, packet format, and the logic line level transmission process. Protocol timings are generally described in terms of bytes: *a byte is 10 bits*, as 1 UART start and stop bit are included in the total size.

## Hardware Requirements

To operate on the JACDAC bus, an MCU must be capable of:

- Communicating / receiving UART-style bytes using a single wire. (10 bits: 1 byte, 1 stop bit, 1 start bit).
- Reaching one of four baud rates: 1Mbaud, 500Kbaud, 250Kbaud, 125Kbaud.
- A GPIO with PullUp capabilities and interrupts. It's far easier if the pin used for UART tx/rx can also generate GPIO interrupts(especially in CODAL).
- The ability to keep time (whether through instruction counting or a hardware timer).
- The ability to generate random numbers (or at least seed a software random number generator).

## JACDAC Packet Format

The table below specifies the packet structure of JACDAC packets transmitted on the bus. Bytes are sent in little endian format. For more detail on each field please visit the software layer section of this document.

| Field Size<br>(bits) | Name           | Description                                                        |
|----------------------|----------------|--------------------------------------------------------------------|
| 12                   | CRC            | A 12-bit CRC used for packet validation.                           |
| 4                    | service_number | A number that identifies a service on a device.                    |
| 8                    | device_address | A number that identifies a device on the bus.                      |
| 7                    | size           | The size of the data field 0-127.                                  |
| 1                    | version        | A single bit that indicates the JACDAC version.                    |
| 8 * size             | data           | An array of bytes, whose size is dictated by the size field above. |

The packet structure is divided into two parts:

- *header*: the crc, service\_number, device\_address, size, and version fields before the data field.
- data: the data field onwards.

A frame refers to a packet that is sent on the bus and includes the bus arbitration process.

## Back to top

# Transmission & Reception

When the JACDAC bus is in idle state, all MCUs on the bus must configure their TX/RX pin to be an input with a pull up to 3.3v. In this state, the bus will read high.

When an MCU wants to transmit a packet, it must drive the bus low for 10 bits (1 byte) at the desired baud rate and wait for a minimum of 4 bytes at 1Mbaud before transmitting data. This is known as the lo pulse, the duration of this pulse dictates the baud rate of the upcoming UART transmission:

| Pulse Duration (us) | UART Baud Rate (KBaud) |
|---------------------|------------------------|
| 10                  | 1000                   |
| 20                  | 500                    |
| 40                  | 250                    |
| 80                  | 125                    |

When an MCU detects the beginning of a transmission (a low pulse), it has a minimum of 40 microseconds (4 bytes at 1Mbaud) and a maximum 160 microseconds (2 bytes at the 125Kbaud) to configure any hardware registers and software buffers to receive a JACDAC packet header. After receiving the header, an MCU should either receive the remainder or ignore a packet. A JACDAC packet that is transmitted on the wire is known as a frame as a frame includes the bus arbitration period as well as the packet itself.

Devices that communicate at baud rates faster than 125Kbaud must also be capable of communicating at all slower baud rates e.g. a device that communicates at 1Mbaud must also be able to communicate at 500, 250, and 125 Kbaud.

It should be noted that despite supporting lower baud rates, developers must achieve the maximum baud rate possible with their chosen MCU. This is for reasons of bus efficiency, as the presence of a large number of slower devices reduces the throughput of the bus.

The process described is visualised in the image below: the bus is high for a period of time, driven low for 10 microseconds (10 bits at 1Mbaud), data following 40 microseconds later.



### Back to top

## **Protocol Timings**

This section describes protocol timeout, if any of the following timings are violated, devices must enter an error state and resume listening for frame once the bus idle period has been detected

### Back to top

## Bus Idle Spacing

If a device chooses to ignore a packet or an error condition is detected when receiving a packet, a device needs to determine when the bus has entered an idle state.

An idle bus is defined as no activity (line hi) for 2 bytes at 125kbaud (160 microseconds).

### Back to top

## InterLoData Spacing

The minimum time before data can be sent after a lo pulse is 40 microseconds, and the maximum gap before data begins is 160 microseconds (two bytes at the lowest baud); times are relative from the end of the lo pulse. All devices must enter an error state if a transmitting device exceeds this time.



Back to top

## Interbyte Spacing

The maximum permitted time between bytes is two bytes at the minimum baud rate (125KBaud). A transmitting device must never near the maximum interbyte spacing. All devices must enter an error state if a transmitting device exceeds this time.



Back to top

## **Interframe Spacing**

The minimum space between frames is two bytes at the minimum baud rate (125KBaud). JACDAC devices should capture the time after receiving the last byte of a packet and observe the minimum

interframe spacing. To prevent transmission of a frame at the same time as another device, devices must implement a random backoff for transmission.



Back to top

## Error Detection and Recovery

If any of the protocol timings are violated a device must enter an error state and wait until the bus is idle for the bus idle period.

To detect the idle period, a device must capture the time from when the bus last transitioned from lo to hi, resetting this time if the bus transitions again.

A state diagram for error detection when receiving a packet is shown below:



### Back to top

# Preventing Bus Collisions

Bus arbitration is performed through pulsing the bus low for 10 bits at the desired baud rate. However, a device could disable GPIO interrupts and initiate the process of transmission by driving the bus low whilst another device is doing the same:



The diagram above exemplifies the race condition described previously showing two overlapping lopulses and communications.

To prevent the race condition, JACDAC devices must check the bus state before beginning the lo pulse:



If the bus state is lo when performing this check, devices must enter an error state (as the lo pulse may be improperly measured) and wait for the bus to return to idle.

If two devices begin the lo pulse at exactly the same time, the UART module on the transmitting MCU will detect an error (most likely a framing error), and the received crc will be incorrect.

Back to top

# **Control Layer Specifications**

This section discusses the control layer and specifies: the purpose and implementation Control Packets, device address assignment, and the routing of packets to Services.

## **Control Packets**

Each device has a **ControlService** that sends a **ControlPacket** every 500 ms. A ControlPacket contains information about the device including: a unique device identifier, device address, and available HostServices for use by the bus. The prescence or absence of ControlPackets allow JACDAC devices to determine if a device has been connected or removed from the bus.

A control packet has the following structure:

| Field Size (bits)      | Name           | Description                                                                                        |
|------------------------|----------------|----------------------------------------------------------------------------------------------------|
| 64                     | udid           | The unique device identifier (udid) for the device.                                                |
| 8                      | device_address | The address allocated to the device that occupies the address field of a JACDAC packet             |
| 8                      | device_flags   | A field for the ControlService indicating the state of a device.                                   |
| N * ServiceInformation | data           | The data field is filled with an array of HostServices operating on the device for use by the bus. |

One or more ServiceInformation structs are placed in the data field of a control packet and have the following structure:

| Field Size (bits)      | Name               | Description                                                                                            |
|------------------------|--------------------|--------------------------------------------------------------------------------------------------------|
| 32                     | service_class      | This field indicates the type of service, much like a HID class used in USB.                           |
| 8                      | service_flags      | Flags for the service, optionally populated by a Service                                               |
| 4                      | service_status     | The status of the service. Used to indicate runtime errors.                                            |
| 4                      | advertisement_size | A field that indicates the whether advertisement data is present. A maximum of 15 bytes are available. |
| 8 * advertisement_size | advertisement_data | Optional advertisement data indicating runtime properties of the service.                              |

### Back to top

## timings of control packet absence presence

## Device Address Assignment

## **Routing Packets**

With the limited information in the packet above, how do packets reach their destination?

So to not to fill all packets with unnecessary metadata, JACDAC devices broadcast service information every 500 milliseconds. All devices receive this information providing a mapping from a small 8-bit address to a fully enumerated service. Conveniently, this also allows the detection of when services are connected or disconnected from the bus.

Service information is shared using a special packet type called a <code>ControlPacket</code>, which is embedded inside a standard JACDAC packet. A <code>ControlPacket</code> contains: a <code>packet\_type</code>, used to differentiate between types of control packet; an <code>address</code>, which should be the same address that is used in a standard packet; any <code>flags</code> specified by the service (the upper eight bits of which are

reserved for the logic layer); a *service\_class* used to indicate the type of service it is (i.e. a Joystick); a *serial\_number* that uniquely identifies a service; and finally any additional payload information specified by the service.

```
{
    uint8_t packet_type;
    uint8_t address;
    uint16_t flags;
    uint32_t service_class;
    uint32_t serial_number;
    uint8_t data[20];
};
```

Standard and ControlPackets form the basis of the JACDAC protocol.

## The Logic Service

The logic service is responsible for managing address allocation and conflicts, and for signalling that devices have been connected or removed from the bus. On *all* JACDAC devices, the logic service resides on address zero.

The logic service only receives ControlPackets; other services receive ControlPackets indirectly after the packet is processed by the logic service. It then follows that all ControlPackets have the address zero, so to address all logic services connected to the bus.

Addresses are allocated by the logic service and are initially computed by avoiding addresses already allocated on the bus. There is a 1 second (2 control packets) grace period where a service control packet flags itself as uncertain. If during this period an address is contended, the uncertain service must change it's address.

It is likely that two separate buses may be joined by a user. When this happens, addresses are resolved simply by a first-come-first-serve policy: the first device to transmit a ControlPacket with an address absolutely owns that address. Any device that exists on the joined bus with the same address must respect this and change address accordingly.

Connecting a new service is handled simply: the first control packet after the address allocation period is deemed "connected". A disconnected service is determined by the absence of two consecutive control packets (a period of 1 second).

# Services

Services build on the logic layer and expose usable APIs to the application programmer. Every service has a class identifying the type of service and a unique serial number to identify the service—this is automatically performed by combining the device serial number and service class.

At the software level, JACDAC services should subclass JDService:

```
protected:
    JDDevice device;
...

public:
    JDService(JDDevice d);

virtual int fillControlPacket(JDPkt* p);

virtual int handleControlPacket(JDPkt* p);

virtual int handlePairingPacket(JDPkt* p);

virtual int handlePairingPacket(JDPkt* p);

virtual int handlePacket(JDPkt* p);
};
```

The device member variable is accessed by the logic service to maintain the state of an operating service. The remaining member functions are invoked by the logic service: fillControlPacket, invoked when the logic service is queueing the services' control packet, allows service specific information to be added; handleControlPacket is invoked when a matching control packet is received; handlePairingPacket is called when a pairing ControlPacket is received; and handlePacket is invoked whenever a packet is seen with the services address.

```
{
    uint8_t address;
    uint8_t rolling_counter;
    uint16_t flags;
    uint32_t serial_number;
    uint32_t service_class;
};
```

A JDDevice contains service state used in ControlPackets. The *rolling\_counter* field is used by the logic service to trigger various control packet events. The address of a service is set by the logic service and stored in the *address* field. Various constructors are available for this struct, please visit the API documentation.

## Service Paradigms

While modelling every service as a Host is one of the key design decisions of JACDAC, it would be naive to suggest that a broadcast communication paradigm is ideal in every scenario. However, use of a broadcast paradigm enables three communication abstractions:

1. **Virtual** -- Many Host, single peripheral. 2. **Paired** -- Single Host, single peripheral. 3. **Broadcast** -- Many Host, many peripheral.

An attentive reader may realise that one communication paradigm is missing: Single Host, many peripheral; in JACDAC this is realised through many Paired connections.

### Virtual Mode



The diagram shows three devices two in virtual mode, with one device acting as the "host" of the PinService. The PinService allows remote control over the state of a pin.

Virtual services are stubs that perform operations on a remote host; they are uninitialised until a control packet matching the class is seen on the bus. They are then populated with the host services' information after receiving a matching control packet. Virtual services emit no control packets as they are not hosting a resource. If a host disappears, virtual services are set to their uninitialised state.

If a virtual service would like to use a specific service, an optional serial number can be provided—only the matched service will be mounted. Alternate methods of mounting virtual services should be handled in software by placing additional information in service control packets.

### Paired Mode



In Paired mode, two services are notionally bonded to each other at the software level. In this example there are three services: A paired host, a paired virtual, and an uninitialised virtual service. It is important to highlight that although a host is present on the bus, only one virtual

service is initialised as logic services external to the pairing ignore packets emitted from these services until they are unpaired—hence the virtual service is not initialised.

When paired to another service, JDServices create a Virtual stub of their partner and can observe standard packets emitted by them. Services should guarantee that when paired, only their partner can access and configure them. The Virtual stub allows connection events to be detected and handled.

In the diagram, it should also be noted that the Paired service is a Virtual stub with its own address. All API calls via the virtual stub are sent using the VirtualStubs *own address*; the PairedHost receives *packets from its partner* and can act accordingly.

### Broadcast Mode



In this example, three services are running the MessageBus service in Broadcast mode. A message bus shares primitive event information via a shared bus, in this case, JACDAC. Each service is enumerated on the bus allowing the source of an event to be determined by the MessageBus service if required.

The key difference in this mode is how packets are routed: *packets are matched on their class, rather than their address*. Broadcast mode can be combined with paired or virtual modes previously mentioned.

# JACDAC Packets

JACDAC packets were discussed briefly in the physical layer section. A JACDAC packet contains the following fields:

| Field Size<br>(bits) | Name           | Description                                                  |
|----------------------|----------------|--------------------------------------------------------------|
| 12                   | CRC            | A 12-bit cyclic redundancy check used for packet validation. |
| 4                    | service_number | A number that identifies a service on a device.              |
| 8                    | device_address | A number that identifies a device on the bus.                |
|                      |                |                                                              |

| Field Size<br>(bits) | Name    | Description                                                        |
|----------------------|---------|--------------------------------------------------------------------|
| 7                    | size    | The size of the data field 0-127.                                  |
| 1                    | version | A single bit that indicates the JACDAC version.                    |
| 8 * size             | data    | An array of bytes, whose size is dictated by the size field above. |

#### CRC

The CRC field is 12 bits and is calculated using the polynomial  $0 \times F13$ . When calculating the CRC for packet, the serial number of the destination device.

Service Number

**Device Address** 

Size

Version

# Glossary

• JACDAC - Joint Asynchronous Communications; Device Agnostic Control (JACDAC) is a single wire protocol for the plug and play of sensors, actuators, and microcontrollers for use within the contexts of rapid prototyping, making, and computer science education.

## Physical Layer Terminology

- Physical Layer The layer that handles transmission and reception of packets with other devices. Specifically, we refer to the line level state i.e. what a packet looks like.
- Bus JACDAC devices are connected to each other using a "single cable". This is simply a conceptual notion, as JACDAC devices can be connected with multiple cables.
- Packet (commonly referred to as a JDPacket) The structure of the data packet transmitted on the Bus.
- Lo Pulse The period for which the bus is driven lo (10, 20, 40, or 80 microseconds), indicating the upcoming baud rate of the packet.
- Frame A frame is formed of a Lo Pulse followed by a packet.

## **Device Terminology**

- Device A JACDAC device is composed of 0 or more services.
- Device address Identifies a device and its capabilities.
- Unique device identifier (previously serial number) uniquely identifies a device, using EUI64 format. Any JACDAC device must have a unique identifier.

## Service Terminology

- Service (previously service) An interface to the JACDAC bus that provisions a resource for a user.
- Service State (previous device) Maintains the state of a service at runtime.
- Service Class (previously service class) provides typing for a service i.e. an accelerometer
- Host Service Hosts a resource for others to use on the bus. This type of service is enumerated on the bus in control packets.
- Client Service Uses a resource provided by a host on the bus. This type of service is not enumerated on the bus.
- Host Broadcast Service (previously broadcast service) Packets are received based on class in addition to receiving packets directly using address and service number.
- Client Broadcast Service (Previously SnifferService) Packets are received based on class and cannot be received directly as the service is not enumerated in control packets. This can be thought of as "wireshark" for a specific service class.
- Control Service Handles the routing of packets to the appropriate services and the mounting / unmounting of devices. The control service is not enumerated on the bus and is addressed using the special broadcast session identifier "0".
- Control Packet A control packet enumerates a device on the bus and contains the unique device identifier and the services it is presenting for others to use.
- ServiceInformation is the name for the services data provided in a control packet.
- Service Number When combined with a device address, it allows the identification of a specific Host Service on a device.

# Motivation

Microcontrollers (MCUs) are traditionally used to monitor and actuate our environments (the Internet of Things), to prototype new products for consumers, and to enhance the creations of hobbyist-makers. However, more recently MCUs are being used to educate children on the fundamentals of computer science, helping them to understand the increasingly technologically dense world around them.

What is striking about the previous statement is the revelation that MCU programming has transformed from a *highly specialised domain* (requiring the knowledge of low-level programming languages and the installation of complex toolchains) to a *more approachable, accessible domain*—children can now write and compile complete programs directly in a web browser using simpler higher-level programming languages. Even more striking is the *power of* these higher level languages: one can write complete I2C or SPI services without learning any C++.

Of course, children are not writing SPI or I2C services in these higher level languages, but rather businesses looking to create accessories featuring peripherals that enhance the base offerings of the educationally focussed MCU boards they use. Businesses use these higher level languages because they are simpler than C or C++, and service code is portable to any other MCU in the language ecosystem.

I2C and SPI are widely used for communicating with peripherals and for good reason: these protocols are efficient, fast, and well-defined. However, whilst these protocols are great for peripherals mounted on the *same* circuit board, they are hard for novice users to use with *external* 

peripherals: asking a classroom of thirty 11––12 year old children to connect four wires correctly results in many failing peripherals.

Various educational MCU-boards have devised solutions for this problem: the Arduino ecosystem uses "shields", a set of stackable peripheral boards that can only be plugged one-way to reach the main MCU. Also used by Arduino are grove connectors, a simple wire based ecosystem that allows the one-way connection of peripherals using a rugged connector. Other devices create custom connectors: the micro:bit features an edge connector for GPIO that allows easier, direct integration with accessories. Each of these approaches has a drawback: Arduino shields cannot be mounted anywhere other than directly onto the main board, grove connectors still require learning and expertise to connect things together, and the micro:bit's edge connector only allows a limited number of accessories to be connected at a time; all approaches increase the overall cost of accessories.

As well as requiring an understanding of basic electronics, the programming interface provided by I2C and SPI is conceptually low-level: it uses addresses and registers to communicate with peripherals. Each I2C or SPI component has its own register layout that is chip specific—each different model of accelerometer will have a different register map. Unfortunately, this means that whilst service code can be ported to any MCU in the language ecosystem, the addresses and registers used by service code are specific to each peripheral. For I2C the situation gets more problematic as each model of a peripheral is assigned a device address which is peripheral unique, but not chip unique, so if two of the same model of peripheral are connected to the bus, addressing collisions occur.

However, the greatest problem with I2C or SPI is the communication paradigm: Host / Peripheral (used in place of outdated Master / Slave terminology). This paradigm dictates that a single device orchestrates the operation of all devices on the bus, manually configuring, writing, and reading their memory. This scenario caters well for when there is only one Host device on the bus, but what if you want two Host devices to communicate with each other? Or you want to connect two devices with the exact the same peripherals by joining their buses? Or perhaps you want two Hosts to share the same peripheral? The only remaining way to realise these scenarios is to add a network interface, or define a custom serial protocol.

For businesses, the choice of communication protocol for external peripherals seems a simple, harmless decision, however this choice has real-world impacts on user experience. Outside of the domain of education, these issues also impact hobbiests as they wire complex animatronics with many sensors, and professional engineers as they prototype new products with various permutations of hardware.

We present JACDAC (Joint Asynchronous Communications, Device Agnostic Control): a single wire broadcast protocol for the plug and play of accessories for microcontrollers. JACDAC requires no additional hardware to operate and abstracts accessories as a set of interfaces rather than hardware registers so that service code can be shared across different implementations. It uses dynamic addressing so that multiple of the same accessory can be connected simultaneously and it offers three different communication abstractions to cater for an ever-diverse set of use scenarios for accessories.