0:- How is a block identified if present in the cache?

Caches Include a TAG associated with each block.

- The TAG of every cache block where the block being requested may be present needs to be compared with the TAG field of Main Memory Address.

How many comparisons?

1) Direct Mapping: - One Comparison

a) Associative Mapping: - Full associative search over all TAGS of cache blocks.

3) Set associative Mapping: - Limited associated search once Thus (only the sclutted (SET).

Types of Cache Mixes:

Computory Meis

Copacity Mus Conflict Miss

-> Old start mills first referenced mills

all the blocks needed.

In direct mapping / set mapping
several blocks mapped to same
block/ set in cache

→ on the first access of a block.

blocks may be suplaced.

Results in block replacement even though all the cache blocks may not be occupied

Q: Which block should be replaced on a cache miss?

Direct Mapping: - trivial, no choice

Associative & Set Associative Mepping:-

there can be several blocks to choose from for replacement when a miss occurs.

\_\_\_\_\_ LRU (Least Recently Used)

Replace the block which has not been used for the longust period of time.

Introduction Page

## Uses temporal locality:

If recently used blocks are likely to be used again, then best candidate for replacement is the LRU block.

## LRU lacke block replacement policy:

-> The cache controller tracks the LRU block using a Country.



## Example: -





Improving Cache Performance:-

We know, for a two-level memory hierarchy, average memory access time,

Tang = 
$$H_1 \times T_1 + (I - H_1) \times T_2$$
  
Het Time Mirs remarks.

How can we improve the performance of cache memory?

Hit Time I -> avoiding the address translation when indexing the cache.

Mins Ratio V -> usby larger block rize, larger auso ciativity.

Miss Penalty & - wing multi-land caches.

Introduction Page