# **AADL Tools**

#### AADL Committee, Chattanooga May 5th, 2016

Pierre Dissaux







#### UK based company aka.TNI Europe Ltd Tools sales office

# Fr based company New tools development R&D center

#### 20 years + support to major industrial projects:

- HOOD Software design tools for Ada and C
- Eurofighter Typhoon
- Airbus A340, A380, A400M, A350
- Tiger Helicopter (mission calculator)
- Rafale (engine control)

#### 10 years + investement in new technology:

- SAE AS-5506: Architecture Analysis & Design Language
- AADL graphical modeling tools: Stood for AADL
- AADL analysis framework: AADL Inspector
- European Space Agency (TASTE Frame Contract)
  - DSM graphical editors: TASTE, COMPASS,...
  - Generic model processing technologies: GMP, LMP



#### **Tools for AADL**

- Design: Stood for AADL
  - AADL project management
  - AADL Instance Model graphical editor
  - Requirement traceability
  - Documentation generator
  - Export textual AADL
  - **Verification: AADL Inspector** 
    - Import textual AADL
    - Model processing plugins
      - Static rules checkers
      - Scheduling analysis (Cheddar)
      - Simulation (Marzhin)
    - Pre-processors:
      - Import UML profiles (MARTE, SysML, ...)
      - Import Domain Specific Models (XML)
- Model Processing Toolbox: LMP
  - Supported languages: AADL, Ada, C, XM\* (XML, XMI, ECore )
  - Implementation: parsers + prolog engine and libraries







#### **Stood for AADL**





# Top-Down modelling process for AADL

- Offers an industry proven practical modeling process to AADL designers
- Hierarchical Object Oriented Design (HOOD)
  - Inherits 20 years usage for the biggest European avionics projects (Airbus, Eurofighter)
  - Architectural Design (diagrams):
    - hierarchy of components with rigorous visibility rules:
    - enable safe subcontracting (sub-trees)
    - ease testing, integration and maintenance
    - · prevent from producing "spaghettiware"
  - Detailed Design (structured text):
    - keep track of design decisions
    - requirements coverage
    - · supporting framework for design documentation, coding and testing
- Fully applicable to AADL (cf. Stood for AADL)
  - Graphical editor of the AADL Instance Model (what you design is what you get)
  - AADL Declarative Model generator (textual AADL)
  - Lower level software architecture can be refined with standard HOOD language to support the Detailed Design process and coding.



#### **AADL** Inspector





### **Model Processing Framework**

- Imports AADL textual specifications
  - core 2.2 + annex sub-languages EMV1, EMV2, BA 2.0
  - interface with other AADL editors (Osate, Stood, ...) and github access
  - enhanced project management (hierarchical project structure, scenarii, ...)
- Imports XML/XMI models
  - generic transformation process into AADL using LMP
  - existing prototypes for UML/MARTE, SysML, Capella, ...
  - require precise mapping rules to be formalized (project dependent)
- AADL model processing
  - turnkey embedded tools:
    - · Cheddar (scheduling analysis)
    - Marzhin (event based simulation)
    - Ocarina (AADL compliancy analysis)
  - customizable plugins using the LMP AADL toolbox:
    - AADL parser (aadlrev)
    - · AADL processing libraries
    - · prolog engine





# **Marzhin**Executable AADL



- Multi-agent real-time simulator:
  - Based on a pre-existing multi-agent kernel
  - Specialized agents to represent real-time software constructs:
    - Processor and scheduler
    - Process and partition
    - Thread and shared data
    - Ports and connections
    - · Bus and bus messages
  - The agents interact together and exhibit a global behavior
- Implementation of the AADL run-time
  - Standard run-time semantic
  - Details with the Behavior Annex
  - Example: an AADL thread:
- Generates system state changes events
  - Accepts user interaction
  - Can be controlled by scenarii
  - Used to display simulation traces
  - Used to animate 2D/3D graphics





# **Exemple: distributed system** timing analysis









### **Human in the Loop**

Replace the GUI dialog box by 3D interactive widgets to animate a complete virtual reality scene





### **Integrated Workflow**





#### 1. Requirements (ref. Brian Larson)

The "s" port connects to an analog front-end which filters signals from leads inside the heart. When the signal exceeds a threshold (~3 mV) the front-end sends a "sense" event to the VVI thread.

The "p" port sends an event to the front end to issue a "pace"--a half-millisecond long, ~2 V--to the heart to induce contraction.

The behavior is:

- when the heart is beating fast enough, do nothing.
  when the heart has not had a beat for 1000 ms (Irl), cause a pace
- •if the sense comes too soon after a beat, <300 ms (vrp), ignore it.

The "n" sends an event (ignored here) when the signal from the front end was not during the ventricular refractory period (vrp), so is regarded as a true heart beat.

#### 2. Test cases (ref. Brian Larson)

Test 1) No sensing.

The thread will put out an event on the "p" port every 1000 ms.

Test 2) Normal rhythm.

Put an event on the "s" port every 900 ms. The thread will put an event out the "n" port each dispatch.

Test 3) Ignore sense in VRP.

Wait 1000 ms for the first pace; 200 ms later put an event on the "s" port.

The next pace will occur at 2000 ms.

Test 4) Pace after sense.

Wait 1000 ms for the first pace; 200 ms later put an event on the "s" port, which will be ignored.

At 1400 ms put out another event on the "s" port. Expect the next pace at 2400 ms.



#### 3. Architectural Design with Stood





#### 4. AADL code generated by Stood



```
THREAD DualOrTimer
FEATURES
  input1 : IN EVENT PORT;
  input2 : IN EVENT PORT;
  output : OUT EVENT PORT;
PROPERTIES
  Dispatch Protocol => Timed;
ANNEX Behavior Specification {**
  STATES
    s1 : INITIAL COMPLETE FINAL STATE;
  TRANSITIONS
    t1 : s1 -[ ON DISPATCH input1 ]-> s1;
    t2 : s1 -[ ON DISPATCH input2 ]-> s1;
    t3 : s1 -[ ON DISPATCH TIMEOUT ]-> s1 { output! };
**};
END DualOrTimer;
```





```
THREAD VVIMode
FEATURES
s: IN EVENT PORT;
p: OUT EVENT PORT;
n: OUT EVENT PORT;
lrl_timeout: IN EVENT PORT;
vrp_timeout: IN EVENT PORT;
END VVIMode;
```

```
THREAD IMPLEMENTATION VVIMode.others
SUBCOMPONENTS
  vrp : DATA int;
PROPERTIES
  Dispatch Protocol => Aperiodic;
ANNEX Behavior Specification {**
  STATES
    s1 : INITIAL COMPLETE FINAL STATE;
  TRANSITIONS
    t0 : s1 -[ ON DISPATCH vrp timeout ]-> s1
      \{ vrp := 0 \};
    t1 : s1 -[ ON DISPATCH s ]-> s1
     { if (vrp = 0) n!; vrp := 1 end if };
    t2 : s1 -[ ON DISPATCH | lrl timeout ]-> s1
      \{ p!; vrp := 1 \};
**};
END VVIMode.others;
```



#### 5. Test case scenarii

instance model identifier

```
<scenarii>
    <interface>
        <event lmpId="sense"</pre>
               id="dcm.hwplatform.dcm.pacemakersw.vvimode.s"/>
    </interface>
    <scenario name="test 1" description="No sensing">
    </scenario>
    <scenario name="test 2" description="Normal rhythm">
        <action nextTick="tick+90" tick="0" value="1" >
            <feature lmpRef="sense"/>
        </action>
    </scenario>
    <scenario name="test 3" description="Ignore sense in VRP">
        <action tick="120" value="1">
            <feature lmpRef="sense"/>
        </action>
    </scenario>
    <scenario name="test 4" description="Pace after sense">
        <action tick="120" value="1">
            <feature lmpRef="sense"/>
        </action>
        <action tick="140" value="1">
            <feature lmpRef="sense"/>
        </action>
    </scenario>
</scenarii>
```



#### 6. Test case execution with AADL Inspector





#### 7. Design documentation



#### **AADL** design documentation

Generated by Stood

#### Table of contents

| <ol> <li>PRO.</li> </ol> | JECT             |
|--------------------------|------------------|
| 1.1. De                  | sign Tree        |
| 1.2. AA                  | ADL Diagram      |
|                          | TEM Pacemaker IS |
| 2.1. DE                  | ESCRIPTION       |
| 2.1.1.                   | PROBLEM          |
| 2.1.2.                   | SOLUTION         |
| 2.1.3.                   | PROPERTIES       |
| 2.2. IM                  | IPLEMENTATION    |
| 2.2.1.                   | SUBCOMPONENTS    |
| 2.2.2.                   | BEHAVIOR         |
| 3. DEV                   | ICE PG IS        |
| 3.1. DE                  | ESCRIPTION       |
| 3.1.1.                   | PROBLEM          |
| 210                      | COLUMN           |



#### **Conclusion**

#### COTS tools

- Stood for HOOD: software design and coding (Ada, C)
- Stood for AADL: instance model graphical editor for AADL
- AADL Inspector: model processing framework:
  - Rules checkers
  - Scheduling analysis
  - Simulation

#### Technology

- LMP: model processing toolbox
- GMP: domain specific graphical editor framework

#### Services

- Commercial support
- Graphical front ends development
- Model processing tools (rules checkers, generators)
- Model transformations
- Heterogenous tools integration
- R&D partnerships