# CS150 Checkpoint 3 Proposal, Team 07

Sahar Mesri, Sagar Karandikar, cs<br/>150-bw, cs 150-b<br/>n November 14, 2013

# 1. Block Diagrams

# Overall System



### a. Gaussian Filter Banks

Octave Module:

Delay blocks are 2112 byte wide shift registers.



# 5x5 Window Module:

Delay block is a 2112 bit wide shift register or a 1062 bit wide shift register (corresponding to 420 pixels wide and 210 pixels wide respectively).



## X Window Module:

Data lines after multiplication blocks are all 16 bits wide, DOUT is cut back down to  $\cdot$ .



### Y Window Module:

Data lines after multiplication blocks are all 16 bits wide, DOUT is cut back down to



## 5 Row Array Module:

Shift registers are 420 bytes wide or 210 bytes wide.



## b. Downsampling

800x600 to 420x320 downsampler (2x + adds padding):



420x320 to 210x160 downsampler (2x)



# c. Upsampling

Upsample 2x:



Upsample 4x:

Trents

840 byte shifting

Outputs

Valid

Cik1

Din

Dout

Cik2

Page

Cik2

ValidOut

Cik2

Va

### d. Interface Connections

(See overall diagram)

# 2. List of Signals

### **Datapath Inputs**

- 8 bit Data In (from VGA controller)
  - 1 bit Valid (from VGA controller)
  - 1 bit DTACK (from VGA controller)
  - 3 external clocks (not necessarily different clocks, but can be to reduce stalls)
  - 1 bit out\_sel: selects which octave to output if orig/dog = dog
- 1 bit orig/dog: 0 indicates output VGA input, 1 indicates output dog octave indicated by out\_sel
  - 5 bit ASEL into 5 Row Array Module

### **Datapath Outputs**

```
8 bit Data Out
1 bit Valid Out
18 bit Address Out (from Address Generator block)
1 bit output clock (for checkpoint 2 write clock)
```

# 3. RT Language Description

#### Octave Module

```
while (true) {
    Dog0ShiftReg \leftarrow (D1 \ll 2111*8) \mid (Dog0ShiftReg >> 8)
    Dog1ShiftReg <- (D2 << 2111*8)
                                       | (Dog1ShiftReg >> 8),
    Dog2ShiftReg \leftarrow (D3 \ll 2111*8) \mid (Dog2ShiftReg >> 8)
    Dog3ShiftReg \leftarrow (D4 \ll 2111*8) \mid (Dog3ShiftReg \gg 8)
    Dog4ShiftReg \leftarrow (D5 \ll 2111*8) \mid (Dog4ShiftReg \gg 8)
    Dog0Reg \leftarrow Dog0ShiftReg - D2,
    Dog1Reg <- Dog1ShiftReg - D3,
    Dog2Reg <- Dog2ShiftReg - D4,
    Dog3Reg \leftarrow Dog3ShiftReg - D5,
    Dog4Reg \leftarrow Dog4ShiftReg - D6,
    Valid0Reg \leftarrow V2,
    Valid1Reg <- V3,
    Valid2Reg <- V4,
    Valid3Reg <- V5,
    Valid4Reg <- V6;
5x5 Window Module
while (true) {
    DelayShiftReg <- (BlankingRegion << 2111) | (DelayShiftReg >>
    XWindow Ops, 5x5 Array Ops, YWindow Ops;
}
```

#### X Window Module

```
while (true) {
     if (ValidIn) {
          B0 \leftarrow Din, A0 \leftarrow B0, C1 \leftarrow h0*Din, B1 \leftarrow h1*B0,
          A1 \leftarrow h2*A0, C2 \leftarrow C1, C3 \leftarrow C2, C4 \leftarrow C3,
          C5 \leftarrow C4, C6 \leftarrow C5 + C1, B2 \leftarrow B1, B3 \leftarrow B2,
          B4 \leftarrow B3 + B1, B5 \leftarrow C6 + B4, A2 \leftarrow A1,
          A3 \leftarrow A2, A4 \leftarrow B5 + A3, Out \leftarrow 1/5 * A4,
          Counter <- Counter + 1 if Counter != 7;
}
Y Window Module
while (true) {
     if (ValidIn) {
          B0 \leftarrow coeff*DIN0,
          B1 \leftarrow coeff*DIN1,
          B2 \leftarrow coeff*DIN2,
          B3 \leftarrow coeff*DIN3,
          B4 \leftarrow coeff*DIN4,
          C0 \leftarrow B0 + B1, C1 \leftarrow B2 + B3,
          C2 \leftarrow B4, C3 \leftarrow C0 + C1, C4 \leftarrow C2,
          C5 \leftarrow C3 + C4, Out \leftarrow 1/5*C5,
          Counter = Counter + 1 if Counter != 5;
     }
}
5 Row Array Module
while (true) {
     if (ValidIn) {
          ShiftReg0 \leftarrow \{(DIN if ASEL[0] else (ShiftReg0 & 0xFF)),
              (ShiftReg0 >> 8),
          ShiftReg1 <- {(DIN if ASEL[1] else (ShiftReg1 & 0xFF)),
              (ShiftReg1 >> 8),
          ShiftReg2 <- {(DIN if ASEL[2] else (ShiftReg2 & 0xFF)),
              (ShiftReg2 >> 8),
          ShiftReg3 \leftarrow \{(DIN if ASEL[3] else (ShiftReg3 & 0xFF)),
              (ShiftReg3 >> 8),
          ShiftReg4 <- {(DIN if ASEL[4] else (ShiftReg4 & 0xFF)),
              (ShiftReg4 >> 8),
```

```
Counter = Counter + 1 if Counter != 3*WIDTH;
    }
}
2x Downsampler
while (true) {
    DataoutReg <- 0x00 if PrevBlankingRegion else Data,
    RowCounter <- RowCounter + 1 if ColCounter == 839 else
       RowCounter,
    ColCounter <- ColCounter + 1 if valid & PrevBlankingRegion
       else ColCounter,
    ValidOutReg \leftarrow ColCounter \% 2 = 0 \&\& RowCounter \% 2 = 0;
2x Downsampler Simple
while (true) {
    DataoutReg <- Data,
    RowCounter <- RowCounter + 1 if ColCounter == 419 else
       RowCounter,
    ColCounter <- ColCounter + 1 if valid else ColCounter,
    ValidOutReg \leftarrow ColCounter \% 2 = 0 \&\& RowCounter \% 2 = 0;
2x Upsample
while (true) {
    DoutReg <- Dout,
    PrevValid <- valid, ColCount <- ColCount + 1 if valid or
       PrevValid else ColCount,
    RowCount <- RowCount + 1 if ColCount == 840 else RowCount,
    ValidOutReg <- (PrevValid | Valid | (RowCount % 2 == 1)) &
       ColCount < 800 \& RowCount < 600,
    MuxSelReg <- RowCount % 2 == 1,
    ShiftReg < (ShiftReg >> 8) | (DoutReg << 839*8);
4x Upsample
while (true) {
    DoutReg <- Dout,
    PrevValid <- valid,
```

```
ColCount <- ColCount + 1 if valid or PrevValid else ColCount,
RowCount <- RowCount + 1 if ColCount == 840 else RowCount,
ValidOutReg <- (PrevValid | Valid | (RowCount % 4 != 0) |
Prev-1Valid | Prev-2Valid) & ColCount < 800 & RowCount <
600,
MuxSelReg <- RowCount % 4 != 0, ShiftReg <- (ShiftReg >> 8) |
(DoutReg << 839*8) if ShiftIn else (ShiftReg >> 8) | (
ShiftReg << 839*8),
Prev-1Valid <- PrevValid,
Prev-2Valid <- Prev-1Valid;
}
```

## 4. Controller State Diagram

The pipeline does not have a single controller, rather each individual module inside contains its own controller, excluding the two controllers described below. The controllers integrated into each module follow the following format:

- (1) Remain in Idle until Valid is received.
- (2) Begin iterating over pixels (number of pixels depends on frame size at that point in the computation), increasing the column counter values by one for each valid pixel input and resetting the column counter and adding one to the row counter at the end of a row. In the case where the pixel input is not valid, the controller will remain in the last state.
- (3) Upon completion return to idle (counters set to 0, 0), wait for next valid signal (in idle).

# ASel controller for 5x5 Array



### HSel controller for Y window



# 5. Testbench Outline

### Overall System:

- Feed in 800x600 pixel image, simulating inputs from VGA controller, check that outputs are correct DoG.
- Output correctness can be tested using existing python script.

#### Octave Module:

- Feed in 5x5 window of data, confirm that 5 DoGs are computed correctly.
- Potential failure modes:
  - Delay length for alignment of DoG computation.
  - Reacting to deassertion of validIn.
  - Ensure correct valid signal propagation for display.

#### 5x5 Window Module:

- Feed in 5x5 window of data, confirm 2D convolution output.
- Potential failure modes:
  - Correct coefficient selection (FSM will go here).
  - Delay length for BlankingRegion.
  - Reacting to deassertion of validIn.
  - Ensure correct handling of BlankingRegion (should force input to zero in the region).

#### X Window Module:

- Feed in row at a time of video signal and confirm horizontal convolution output.
- Potential failure modes:
  - Correct coefficient selection.

#### Y Window Module:

- Feed in column at a time of video signal (columns that are 5 pixels tall) and confirm vertical convolution output.
- Potential failure modes:
  - Correct coefficient selection.

#### 5 Row Array Module:

- Feed in first 5 lines of 420x320 AND 210x160 signal, should recieve one "column" out per cycle, consisting of 5 elements. This should continue for 420 cycles for 420x320 and 210 cycles for 210x160.
- Potential failure modes:
  - Reacting to Valid going low (potential for incorrect values to enter shift registers?).

#### 800x600 to 420x320 downsampler (2x + adds padding):

- Feed in 800x600 signal, should recieve 420x320 signal out
- Potential failure modes:
  - Off by one errors in counter logic.

- Reacting to Valid going low.
- Case where pipeline consuming data much slower than VGA provides it (FIFO overflow).
- FIFO delay handling.
- Potential for errors in adding artifical blanking region.
- Guaranteed failure if input VGA blanking period is not at least 40px in each direction.

#### 420x320 to 210x160 downsampler (2x):

- Feed in 420x320 signal, should receive 210x160 signal out
- Potential failure modes:
  - Off by one errors in counter logic.
  - Reacting to Valid going low.
  - FIFO delay handling.
  - Case where pipeline consuming data much slower than VGA provides it (FIFO overflow).

### Upsample 2x:

- Feed in 420x320 signal, should recieve 800x400 signal out
- Potential failure modes:
  - Off by one errors in switching between "live" input and shift register values.
  - Reacting to Valid going low.
  - Case where clock 1 faster than clock 2 (FIFO overflow).
  - FIFO delay handling.

### Upsample 4x:

- Feed in 210x160 signal, should recieve 800x400 signal out
- Potential failure modes:
  - Off by one errors in switching between "live" input and shift register values.
  - Reacting to Valid going low.
  - Case where clock 1 faster than clock 2 (FIFO overflow).
  - FIFO delay handling.