## CS520 Project-2 | Fall 2019 Sample Test Case with Display Guidelines

## **Display Guidelines:**

Your code should produce below states on standard display console for **EACH** Cycle:

Instruction at FETCH STAGE

Instruction at DECODE RF STAGE

Details of RENAME TABLE State

Details of ARF State

Details of LSQ (Load-Store Queue) State

Details of ROB (Reorder Buffer) State

Details of IQ (Issue Queue) State

Instruction at INT1\_FU\_STAGE

Instruction at INT2 FU STAGE

Instruction at MUL1 FU STAGE

Instruction at MUL2\_FU\_STAGE

Instruction at MUL3 FU STAGE

Instruction at BRANCH FU STAGE

Instruction at MEM FU STAGE

**Details of ROB Retired Instructions** 

Default prediction in Fetch Stage for all branch instructions

Actual outcome in Branch FU for all branch instructions

Your code should produce outputs for below states at the end (only show allocated entries): STATE OF ARCHITECTURAL REGISTER FILE

STATE OF DATA MEMORY

Please follow rest of the project-1 guidelines of command line arguments.

## **Instruction Sequence:**

| 4000 | 10  | MOVC,R0,#0     | R0 = 0       |                     |
|------|-----|----------------|--------------|---------------------|
| 4004 | l1  | MOVC,R3,#3     | R3 = 3       |                     |
| 4008 | 12  | ADD,R4,R0,R3   | R4 = 3       |                     |
| 4012 | 13  | MUL,R6,R4,R4   | R6 = 9       |                     |
| 4016 | 14  | STORE,R6,R0,#4 | D[4] < 9     |                     |
| 4020 | 15  | SUB,R5,R3,R4   | R5 = 0       |                     |
| 4024 | 16  | BZ,#8          | Taken Branch |                     |
| 4028 | 17  | MOVC,R8,#32    |              | Skipped             |
| 4032 | 18  | ADDL,R11,R5,#4 |              | R11 = 4             |
| 4036 | 19  | SUBL,R10,R0,#8 |              | R10 = -8            |
| 4040 | 110 | HALT           |              | Simulation Finished |

## **Expected Output:**

Below output is manually created, so verify the output with required functionalities and if you find any discrepancies then do let us know.

```
Instruction at FETCH_STAGE ---> (I0) MOVC,R0,#0
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State --
Details of ARF State --
Details of IQ (Issue Queue) State --
Details of LSQ (Load-Store Queue) State --
Details of ROB (Reorder Buffer) State --
Instruction at INT1_FU_STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1_FU_STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3_FU_STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions --
^^^^^^^^^^^^^
Instruction at FETCH STAGE ---> (I1) MOVC,R3,#3
Instruction at DECODE RF STAGE ---> (IO) MOVC,RO,#0 [MOVC,PO,#0]
Details of RENAME TABLE State -
R[00] --> P0
Details of ARF State --
Details of IQ (Issue Queue) State --
Details of LSQ (Load-Store Queue) State --
```

```
Details of ROB (Reorder Buffer) State --
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1_FU_STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions --
vvvvvvvvvvvvvvvvvvvvvvvvvv CFOCK CACTE 3 vvvvvvvvvvvvvvvvvvvvvvvvv
Instruction at FETCH_STAGE ---> (I2) ADD,R4,R0,R3
Instruction at DECODE RF STAGE ---> (I1) MOVC,R3,#3 [MOVC,P1,#3]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
Details of ARF State --
Details of IQ (Issue Queue) State –
IQ[00] --> (I0) MOVC,R0,#0 [MOVC,P0,#0]
Details of LSQ (Load-Store Queue) State --
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I0) MOVC,R0,#0 [MOVC,P0,#0]
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2_FU_STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH_FU_STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions --
^^^^^^^^^^^^^
Instruction at FETCH_STAGE ---> (I3) MUL,R6,R4,R4
Instruction at DECODE RF STAGE ---> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
```

```
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
Details of ARF State --
Details of IQ (Issue Queue) State -
IQ[00] --> (I1) MOVC,R3,#3 [MOVC,P1,#3]
Details of LSQ (Load-Store Queue) State --
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I0) MOVC,R0,#0 [MOVC,P0,#0]
ROB[01] --> (I1) MOVC,R3,#3 [MOVC,P1,#3]
Instruction at INT1 FU STAGE ---> (I0) MOVC,R0,#0 [MOVC,P0,#0]
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM_FU_STAGE ---> EMPTY
Details of ROB Retired Instructions --
Instruction at FETCH STAGE ---> (I4) STORE,R6,R0,#4
Instruction at DECODE_RF_STAGE ---> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Details of RENAME TABLE State -
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[06] --> P3
Details of ARF State --
Details of IQ (Issue Queue) State -
IQ[00] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
Details of LSQ (Load-Store Queue) State --
```

```
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I0) MOVC,R0,#0 [MOVC,P0,#0]
ROB[01] --> (I1) MOVC,R3,#3 [MOVC,P1,#3]
ROB[02] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
Instruction at INT1_FU_STAGE ---> (I1) MOVC,R3,#3 [MOVC,P1,#3]
Instruction at INT2 FU STAGE ---> (I0) MOVC,R0,#0 [MOVC,P0,#0]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions --
Instruction at FETCH_STAGE ---> (I5) SUB,R5,R3,R4
Instruction at DECODE RF STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[06] --> P3
Details of ARF State -
R0 --> 0
Details of IQ (Issue Queue) State -
IQ[00] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
IQ[01] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Details of LSQ (Load-Store Queue) State --
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I1) MOVC,R3,#3 [MOVC,P1,#3]
ROB[01] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
ROB[02] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2 FU STAGE ---> (I1) MOVC,R3,#3 [MOVC,P1,#3]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
```

```
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions –
(I0) MOVC,R0,#0 [MOVC,P0,#0]
^^^^^^^^^^^^^^^
Instruction at FETCH STAGE ---> (I6) BZ,#8 => Default Prediction: Branch Not Taken
Instruction at DECODE RF STAGE ---> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
Details of ARF State –
R0 --> 0
R3 --> 3
Details of IQ (Issue Queue) State –
IQ[00] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
IQ[01] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of LSQ (Load-Store Queue) State -
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
ROB[01] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
ROB[02] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Instruction at INT1 FU STAGE ---> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2_FU_STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH_FU_STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions -
```

(I1) MOVC,R3,#3 [MOVC,P1,#0]

```
Instruction at FETCH STAGE ---> (17) MOVC,R8,#32
Instruction at DECODE_RF_STAGE ---> (I6) BZ,#8
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
Details of ARF State -
R0 --> 0
R3 --> 3
Details of IQ (Issue Queue) State -
IQ[00] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
IQ[01] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
ROB[01] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
ROB[02] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[03] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
Instruction at INT1 FU STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Instruction at INT2_FU_STAGE ---> (I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3_FU_STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions –
Instruction at FETCH STAGE ---> (I8) ADDL,R11,R5,#4
Instruction at DECODE RF STAGE ---> (I7) MOVC,R8,#32 [MOVC,P5,#32]
Details of RENAME TABLE State -
```

R[00] --> P0

```
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[08] --> P5
Details of ARF State –
RO --> 0
R3 --> 3
R4 --> 3
Details of IQ (Issue Queue) State -
IQ[00] --> (16) BZ,#8
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
ROB[01] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[02] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[03] --> (16) BZ,#8
Instruction at INT1 FU STAGE ---> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
Instruction at INT2 FU STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Instruction at MUL1 FU STAGE ---> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3_FU_STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM_FU_STAGE ---> EMPTY
Details of ROB Retired Instructions -
(I2) ADD,R4,R0,R3 [ADD,P2,P0,P1]
Instruction at FETCH STAGE ---> (I9) SUBL,R10,R0,#8
Instruction at DECODE_RF_STAGE ---> (I8) ADDL,R11,R5,#4
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
```

```
R[08] --> P5
R[11] --> P6
Details of ARF State –
RO --> 0
R3 --> 3
R4 --> 3
Details of IQ (Issue Queue) State -
IQ[00] --> (16) BZ,#8
IQ[01] --> (I7) MOVC,R8,#32 [MOVC,P5,#32]
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
ROB[01] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[02] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[03] --> (16) BZ,#8
ROB[03] --> (17) MOVC,R8,#32 [MOVC,P5,#32]
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH_FU_STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions -
Instruction at FETCH STAGE ---> (I10) HALT
Instruction at DECODE RF STAGE ---> (I9) SUBL,R10,R0,#8 [SUB,P7,P0,#8]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[08] --> P5
R[10] --> P7
```

```
R[11] --> P6
Details of ARF State -
R0 --> 0
R3 --> 3
R4 --> 3
Details of IQ (Issue Queue) State -
IQ[00] --> (I8) ADDL,R11,R5,#4
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
ROB[01] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[02] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[03] --> (16) BZ,#8
ROB[04] --> (17) MOVC,R8,#32 [MOVC,P5,#32]
ROB[05] --> (I8) ADDL,R11,R5,#4
Instruction at INT1 FU STAGE ---> (I7) MOVC,R8,#32 [MOVC,P5,#32]
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1_FU_STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> (I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Instruction at BRANCH FU STAGE ---> (I6) BZ,#8 => Actual Outcome: Branch Taken
Instruction at MEM_FU_STAGE ---> EMPTY
Details of ROB Retired Instructions -
^^^^^^^^^^^^^^^
Instruction at FETCH_STAGE ---> (I8) ADDL,R11,R5,#4
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State -
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
Details of ARF State -
RO --> 0
```

```
R3 --> 3
R4 --> 3
R6 --> 9
Details of IQ (Issue Queue) State –
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[01] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[02] --> (16) BZ,#8
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1_FU_STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4] (CYCLE 1)
Details of ROB Retired Instructions -
(I3) MUL,R6,R4,R4 [MUL,P3,P2,P2]
Instruction at FETCH STAGE ---> (I9) SUBL,R10,R0,#8
Instruction at DECODE_RF_STAGE ---> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[11] --> P5
Details of ARF State -
R0 --> 0
R3 --> 3
R4 --> 3
R6 --> 9
```

Details of IQ (Issue Queue) State -

```
Details of LSQ (Load-Store Queue) State –
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[01] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[02] --> (16) BZ,#8
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2 FU STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH_FU_STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4] (CYCLE 2)
Details of ROB Retired Instructions –
Instruction at FETCH STAGE ---> (I10) HALT
Instruction at DECODE RF STAGE ---> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State –
R0 --> 0
R3 --> 3
R4 --> 3
R6 --> 9
Details of IQ (Issue Queue) State -
IQ[00] --> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
Details of LSQ (Load-Store Queue) State -
LSQ[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
```

```
Details of ROB (Reorder Buffer) State –
ROB[00] --> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
ROB[01] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[02] --> (16) BZ,#8
ROB[03] --> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> (I4) STORE,R6,R0,#4 [STORE,P3,P0,#4] (CYCLE 3)
Details of ROB Retired Instructions –
^^^^^^^^^^^^^
Instruction at FETCH STAGE ---> EMPTY
Instruction at DECODE RF STAGE ---> (I10) HALT
Details of RENAME TABLE State -
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State –
RO --> 0
R3 --> 3
R4 --> 3
R6 --> 9
Details of IQ (Issue Queue) State -
IQ[00] --> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
Details of LSQ (Load-Store Queue) State –
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
ROB[01] --> (I6) BZ,#8
ROB[02] --> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
```

```
ROB[03] --> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
Instruction at INT1_FU_STAGE ---> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2_FU_STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions –
(I4) STORE,R6,R0,#4 [STORE,P3,P0,#4]
^^^^^^^^^^^^^^^^
Instruction at FETCH_STAGE ---> EMPTY
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State -
R0 --> 0
R3 --> 3
R4 --> 3
R5 --> 0
R6 --> 9
Details of IQ (Issue Queue) State -
Details of LSQ (Load-Store Queue) State -
Details of ROB (Reorder Buffer) State –
ROB[00] --> (16) BZ,#8
ROB[01] --> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
ROB[02] --> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
ROB[03] --> (I10) HALT
```

Instruction at INT1 FU STAGE ---> (I9) SUBL,R10,R0,#8

```
Instruction at INT2 FU STAGE ---> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions -
(I5) SUB,R5,R3,R4 [SUB,P4,P1,P2]
^^^^^^^^^^^^^^^^^
Instruction at FETCH STAGE ---> EMPTY
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State –
R0 --> 0
R3 --> 3
R4 --> 3
R5 --> 0
R6 --> 9
Details of IQ (Issue Queue) State –
Details of LSQ (Load-Store Queue) State –
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
ROB[01] --> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
ROB[02] --> (I10) HALT
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2 FU STAGE ---> (I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2 FU STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
```

```
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions –
(16) BZ,#8
Instruction at FETCH_STAGE ---> EMPTY
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State -
R0 --> 0
R3 --> 3
R4 --> 3
R5 --> 0
R6 --> 9
R11 --> 4
Details of IQ (Issue Queue) State –
Details of LSQ (Load-Store Queue) State –
Details of ROB (Reorder Buffer) State -
ROB[00] --> (19) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
ROB[01] --> (I10) HALT
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2_FU_STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH FU STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
```

Details of ROB Retired Instructions -

```
(I8) ADDL,R11,R5,#4 [ADDL,P5,P4,#4]
```

```
^^^^^^^^^^^^^^^^
Instruction at FETCH_STAGE ---> EMPTY
Instruction at DECODE RF STAGE ---> EMPTY
Details of RENAME TABLE State –
R[00] --> P0
R[03] --> P1
R[04] --> P2
R[05] --> P4
R[06] --> P3
R[10] --> P6
R[11] --> P5
Details of ARF State –
RO --> 0
R3 --> 3
R4 --> 3
R5 --> 0
R6 --> 9
R10 --> -8
R11 --> 4
Details of IQ (Issue Queue) State -
Details of LSQ (Load-Store Queue) State –
Details of ROB (Reorder Buffer) State -
ROB[00] --> (I10) HALT
Instruction at INT1 FU STAGE ---> EMPTY
Instruction at INT2_FU_STAGE ---> EMPTY
Instruction at MUL1 FU STAGE ---> EMPTY
Instruction at MUL2_FU_STAGE ---> EMPTY
Instruction at MUL3 FU STAGE ---> EMPTY
Instruction at BRANCH_FU_STAGE ---> EMPTY
Instruction at MEM FU STAGE ---> EMPTY
Details of ROB Retired Instructions –
(I9) SUBL,R10,R0,#8 [SUBL,P6,P0,#8]
```

| ======================================                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARF[00]   Value = 00  <br>  ARF[03]   Value = 03  <br>  ARF[04]   Value = 03  <br>  ARF[05]   Value = 00  <br>  ARF[06]   Value = 09  <br>  ARF[10]   Value = - 8  <br>  ARF[11]   Value = 04 |
|                                                                                                                                                                                               |
| MEM[04]   Value = 09                                                                                                                                                                          |
|                                                                                                                                                                                               |