# LAB 1 - AND, OR, NOT GATES

# **DLD-TEAM**

- Sahasra Ranjan 190050102
- Sibasis Nayak 190050115

## **VHDL** files

- andGate: Entity and Architecture for AND gate
- orGate: Entity and Architecture for OR gate
- notGate: Entity and Architecture for NOT gate
- main: Entity and Architecture for main file

#### Testbench files

- Testbench: For combined architecture (main)
- testbench\_and : For AND gate
- testbench\_or: For OR gate
- testbench\_not: For NOT gate

# Usage and summary

We have tried to implement modular code. We first created separate entities and tested them with corresponding testbenches. After obtaining the results, with an modular idea we finally combined all chips and defined a main architecture to use all the gates in a single chip, and tested it with a corresponding testbench.

## Simulation Results

Images for simulation inside the simulation folder

A pdf file (main-diagram) for main architecture



all.bmp: Simulation for all three gates together (main)



and.bmp: Simulation for AND gate



• not.bmp: Simulation for NOT gate



• or.bmp: Simulation for OR gate

