# EE309: Project Design Report

A 6-stage pipelined processor, with given ISA has been designed and implemented in VHDL. The architecture is also optimized for performance including hazard mitigation techniques

# - MADE BY:

Anugole Sai Gaurav, 170070008 Parth Shettiwar, 17007 Jayesh Choudhary, 170070038 Vishesh Verma, 170070039

# Major Components used in our Data-path

# 1) Instruction Memory:

- Stores the instruction word (16 bit) as per the format specified.
- Outputs the word whenever the corresponding address location is given with the help of Instruction pointer

#### 2) Decoder:

- Decodes output from Instruction word to operand/destination registers/ immediate values with corresponding sign extensions as required
- All its output stored in IDRR.

# 3) Register File:

- Contains 8 registers with 2 set of input and output read pins and 1 set of input and output write pin.
- Another port present to directly write data into R7 and one more to read from it since R7 stores the value of IP
- Required output values for follow up stage stored in RREX

# 4) ALU1:

Solely used for incrementing the value of IP

#### 5) **ALU2**:

- Performs addition, Subtraction and NAND operation according to Opcode and other conditions
- Also modifies the CCR containing carry and zero flag as and when required

# 6) **ALU3**:

 Performs addition solely for BEQ and JAL operations wherein incremented PC values needs to be updated when required

# 7) Data Memory:

- Stores data in location as per the given input address
- Also enabled to read data from memory corresponding to the given address

# 8) LM\_SM\_block:

- Solely, used for the purpose of Load and Store multiple instructions
- Includes a priority encoder that gives out the register address values corresponding to the bits set in instruction word to load/store.
- Inbuilt decoder to decide the number of cycles to be executed once a register is loaded into/ stored from the remaining bits left
- Inbuilt ALU to load/store values from increasing address locations in data memory

# 9) Multiplexers:

 16 bit, 8 bit, 3 bit and 2 bit data multiplexers are designed that are mostly used in the datapath of both 4:1 and 2:1 types to assign one of multiple signals to another signal/port

#### 10) Branch Prediction Table:

- Lookup-table to store the jump and branch type IPs whenever found during execution stage for 1st time
- 1-bit history additionally stored, used for prediction table

11) **Pipeline Registers**: Since, there are 6 stages, 5 pipeline registers are implemented. Each one is named corresponding the stages present on either side. These registers are flip-flops that output the values fed to the previous stage to the next during rising clock edge, making it the only synchronous entities in the entire processor.

#### IFID:

- IFID\_IP: stores the current IP moving into the Decode stage from Fetch
- IFID\_Mem\_d: stores corresponding instruction word
- IFID\_rst: Clears the content of the register when set
- IFID flag: Used for branch prediction

# **IDRR**:

- IDRR\_PC\_out: stores the current IP moving into the Register-read stage from decode
- IDRR\_rst: Clears the content of the register when set
- IDRR flag: Used for branch prediction
- IDRR opcode: opcode obtained from decode logic
- IDRR11\_9, IDRR8\_6, IDRR5\_3, IDRR7\_0: Corresponding bit streams from Instruction word

- IDRRse10\_ir5\_0, IDRRse7\_ir8\_0: Sign-extended corresponding bit streams
- IDRRIs7\_ir8\_0: left-shifted bit stream

#### **RREX**:

- RREX\_PC\_out: stores the current IP moving into the Execute stage from Read Register
- RREX\_rst: Clears the content of the register when set
- RREX flag: Used for branch prediction
- RREX\_dest\_reg: stores address of the destination register of instruction currently to be executed
- RREX r7 out: Stores the data of R7
- RREX\_rf\_d1, RREX\_rf\_d2: Stores the data of registers from RF\_D1 and RF\_D2
- RREX opcode: opcode obtained from IDRR
- RREX11\_9, RREX8\_6, RREX5\_3, RREX7\_0, RREX\_se10\_ir5\_0, RREX\_se7\_ir8\_0, RREX\_ls7\_ir8\_0: corresponding values from IDRR

#### **EXMA**:

- EXMA\_PC\_out: stores the current IP moving into the Memory access stage from write back
- EXMA\_rst: Clears the content of the register when set
- EXMA flag: Used for branch prediction
- EXMA zero prev, EXMA carry prev: bits of CCR register
- EXMA\_opcode: opcode obtained from RREX
- EXMA\_dest\_reg, EXMA\_r7\_out, EXMA\_rf\_d1, EXMA\_rf\_d2: corresponding entities from RREX
- EXMA11\_9, EXMA8\_6, EXMA5\_3, EXMA7\_0, EXMA\_ls7\_ir8\_0: corresponding values from RREX
- EXMA alu2 out, EXMA alu3 out: ALU2, ALU3 outputs

#### MAWB:

- MAWB\_PC\_out: stores the current IP moving into the write back stage from memory access
- MAWB rst: Clears the content of the register when set
- MAWB\_flag: Used for branch prediction
- MAWB\_zero\_prev, MAWB\_carry\_prev: corresponding bits from EXMA
- MAWB\_dest\_reg, MAWB\_r7\_out, MAWB\_opcode,
   MAWB\_rf\_d1, MAWB\_rf\_d2: corresponding entities from EXMA
- MAWB11\_9, MAWB8\_6, MAWB5\_3, MAWB7\_0, MAWB\_ls7\_ir8\_0, MAWB\_alu2\_out, MAWB\_alu3\_out: corresponding values from EXMA
- MAWB\_data\_mem\_out: Output value form data memory

#### **HAZARDS:**

#### **R7 Hazards**

- 1) LW R7,Rx,Immediate If we have load instruction with R7 as specified register then we have to change the control flow for which we can use forwarding from memory stage and flushing all the previous instructions.
- 2) LHI R7, ADD R7,Rx,Ry, Nand R7,Rx,Ry In these cases, we are changing the PC and the updated value can be found out in execution stage so we are using the forwarding from execution stage and flushing the previous instruction. Also in carry and zero conditional cases, if the flags are not set then we don't need to forward the values as it won't be written back in the register file.
- 3) JLR Rx, R7 In this case we have to put the data of register file in PC which can be found out in Register-read stage and so we can directly forward this value and flush the previous pipelines.

TO IMPLEMENT ALL THESE HAZARD MITIGATION TECHNIQUES WE ARE USING MUX WHOSE CONTROL LOGICS ARE DEFINED BY THE OPCODES OF THE INSTRUCTION IN THE RESPECTIVE PIPELINES/STAGES.

# Dependencies without R7

1) If the operand register for new instructions are same as that of the destination register of previous instruction, let it be in execution stage or memory stage or writeback stage, there will be errors and we can use forwarding directly from those stages. One thing to be noted is that in case of conditional execution like ADC, ADZ, NDC, NDZ if the respective flags are not set then there is no need for forwarding even if the destination register of previous instructions are same.

- a) For all these forwarding we are using mux and the output is to be given to RREX\_rf\_d1 and RREX\_rf\_d2.
- b) For ADD, ADC, ADZ, NDU, NDC, NDZ and ADI we are forwarding from ALU 2.
- c) For LW we are forwarding from the d\_mem\_data.
- d) For JAL and JLR instruction, forwarding is from ALU\_3.

If LW is followed by addition or nand then we stall the pipeline for 1 cycle so that load reaches memory stage when add or nand is in register-read stage and then we do the forwarding from d\_mem\_data

#### **Branch Instructions:**

- 1) JLR get the address in Execution stage, update R7 and hence IP and flush all the instructions before instruction
- 2) JAL Branch Prediction Table
- 3) BEQ Branch Prediction Table and also evaluate at Execute stage, if branch was not taken flush the instructions till execution stage. Branch Prediction Table contains always the Taken Branch

#### **LMSM Hazards:**

In case of LMSM instruction when we get the opcode of LMSM in register-read stage, then disable :

ALU\_1 to stop IP from incrementing

IDRR\_en to stop values from entering the pipeline

RREX\_en to wait and see if some values of register are changing in previous instruction.

Then we stall the pipeline for 3 cycles so as just to ensure that input values are not changing in the previous instructions (for example if IP is changing in previous instruction then there is no need to enter the LMSM block or if the value of registers are changing then we are taking the correct value inside the block. This is necessary since LMSM block is an independent entity). After entering the block the pipelines are enabled according to the state of FSM we are in.

R type instruction

ADD, ADC, ADZ, NOU, NDC, NDZ

R7 -> ALUI\_A, MEMI\_A

+1 -> ALUI\_B

ALUI -> R7

MEMI\_DII\_9 -> RF\_AI

MEMI\_D \*-6 -> RF\_A2

RF\_DI -> ALU2\_A

RF\_D2 -> ALU2\_B

ALU2 -> RF\_D3

MEM\_D53 -> RF\_A3

flags are set in this case by ALU.

For conditional,
we do the computation
on using opcode
and carry flag
combination (personer
strace)

For NAND, control of ALU changed to STAGE)
NAND function.



In execution stage we find it carry or zero frag is set or not and then we thush pipeline and take in next instruction.



Covry and Zero flags updated here.





Zero flag modified here.



R7 -> ALUI\_A, MEMLA
+1 -> ALUI\_B
ALUI->R7

MEMI\_DII-9 -> RF\_AI
MEMI\_D8\_6-> RF\_A2
RF\_P2->ALU2-A
MEMID5\_0-> SEIO-> ALU2\_B
ALU2 -> MEM2-A



RF-DI -MEMZ-D

JAL R7 -- ALUI-A, MEMILA, RF\_D8
+1 -- ALUI-B
MEMI-DI-9 -- RF\_A3
MEMI\_D8-0 -- SE7 -- ALU3-B
ALUI -- ALU3-A
ALU3-- R7









R7 ALUI\_A, MEMI\_A

+1 ALUI\_B

ALUI -> R7

MEMI\_DII\_9 -> RF-A3

MEMI\_D9-0 -> LS7 -> PF\_D3



LM and SM.

ignals are defined using FSM otherwise segular definition is there.

If we are in FSM then, pipelines are disabled as per in which stage we are and other signal are same as defined outside FSM.



LMSM block.

R7 -> ALULA IMEMI-A

+1 -> ALUI-A

ALUI-PR7

MEMI-DII-9-PF-A1

RF-DI->TI, MEMI-D7-0->T2

While (T2 =0)

T2 -> LMSM Block

P\_OUT -> RF\_A3

T1 -> MEM2-A, ALUA-A

MEM2-D -> RF-D3

+1 -> ALU2-B

ALU2-> TI

LMSM-OUT -> T2

