# MUST TRY ASSIGNMENT



# 1. Elevator Controller FSM (3-4 Floors) - RTL Design Problem Statement:

Design an FSM-based Elevator Controller that handles requests between 4 floors (F0 to F3). The elevator should:

- Move up or down based on requests from each floor.
- Open the door when it reaches the requested floor.
- Keep the door open for a few clock cycles (say, 2-3) and then close.
- Reject requests to the current floor if the door is already open.
- Reset to ground floor (F0) on reset.

#### Inputs:

- clk, reset
- floor\_request[3:0] → One-hot signal (1 if requested)
- current\_floor[1:0] → Binary-encoded current floor

# **Outputs:**

move\_up, move\_down, door\_open

- IDLE
- MOVING\_UP
- MOVING\_DOWN
- DOOR\_OPEN
- DOOR\_CLOSE

# 2. Vending Machine FSM (₹1, ₹2 Coins, ₹5 Product) Problem Statement:

Design an FSM for a Vending Machine that accepts coins of ₹1 and ₹2 denominations. The machine should:

- Accumulate the total inserted amount.
- Dispense the product when ₹5 or more is reached.
- Return excess amount if inserted > ₹5.
- Reset after dispensing.

# Inputs:

- clk, reset
- coin[1:0] → 2'b01 for ₹1, 2'b10 for ₹2

### **Outputs:**

- product\_dispense
- return\_change[2:0]

#### **States:**

• ₹0, ₹1, ₹2, ₹3, ₹4, ₹5\_OR\_MORE

# 3. Parity Checker FSM (Even/Odd)

#### **Problem Statement:**

Design a serial Parity Checker FSM which checks if the number of 1's in a serial data stream is even or odd. It should:

- Output 1 for even parity, 0 for odd.
- Support both even and odd parity modes (configurable).
- Check parity bit at the end of the stream.

## Inputs:

- clk, reset
- data\_in (1-bit serial input)
- valid (1 when data\_in is valid)
- mode  $(0 \rightarrow \text{even}, 1 \rightarrow \text{odd})$

#### **Outputs:**

parity\_ok → 1 if parity matches expected

- EVEN\_STATE
- ODD\_STATE

# 4. Password Checker FSM (4-bit Password: 4 inputs) Problem Statement:

Design an FSM-based Password Checker to verify a 4-bit password entered bit-by-bit (MSB first). It should:

- Compare input sequence with preset password (e.g., 1011).
- Output access\_granted when correct sequence is entered.
- Reset FSM if any bit is wrong or after successful match.

#### Inputs:

- clk, reset
- input\_bit
- valid (1 when bit is entered)

# **Outputs:**

access\_granted

- $S0 \rightarrow No$  bits matched
- S1  $\rightarrow$  1st bit matched
- S2 → 2 bits matched
- S3  $\rightarrow$  3 bits matched
- S4  $\rightarrow$  All matched  $\rightarrow$  access granted
- ERROR → Wrong bit entered

# 5. Digital Lock System FSM (Keypad-Based 4-Digit Code) Problem Statement:

Design an FSM-based Digital Lock System where a 4-digit password is entered via a keypad (0-9). The system should:

- Unlock when correct 4-digit code is entered in sequence (e.g., 4-2-5-1).
- Lock again after one cycle or on reset.
- Allow only 3 wrong attempts; then enter lockout.
- Reset after admin resets or power cycle.

#### Inputs:

- clk, reset
- keypad\_input[3:0] (BCD input)
- enter (high when a digit is entered)

#### **Outputs:**

- unlocked
- attempts\_left[1:0]
- locked\_out

- IDLE
- DIGIT\_1, DIGIT\_2, DIGIT\_3, DIGIT\_4
- ACCESS\_GRANTED
- WRONG\_CODE
- LOCKED\_OUT

# 6. Serial Data Pattern Detector (1101 Detection with Overlapping)

#### **Problem Statement:**

Design an FSM that detects the binary sequence "1101" from a serial input stream. The detection should support overlapping sequences (e.g., input: 11101101 should detect twice).

#### Inputs:

- clk, reset
- data\_in (1-bit serial input)

# **Outputs:**

detected → High when the pattern 1101 is found

- S0: No match
- S1: 1 matched (1)
- S2: 2 matched (11)
- S3: 3 matched (110)
- S4: Pattern detected

# 7. Automatic Washing Machine Controller FSM Problem Statement:

Design an FSM to simulate the working of a semi-automatic washing machine with the following operations:

- Fill  $\rightarrow$  Wash  $\rightarrow$  Rinse  $\rightarrow$  Spin  $\rightarrow$  Stop
- Each stage takes a fixed number of cycles
- Machine should respond to start, pause, and reset signals.

# Inputs:

• clk, reset, start, pause

# **Outputs:**

- stage[2:0] → Indicates current stage
- done → High when complete

- IDLE
- FILL
- WASH
- RINSE
- SPIN
- DONE

#### 8. SPI Master FSM Controller

#### **Problem Statement:**

Design an FSM to act as an SPI Master that communicates with a slave. It should:

- Manage signals like SCLK, MOSI, SS
- Send an 8-bit data frame
- Support start\_tx to begin transmission
- Assert tx\_done after transmission completes

# Inputs:

- clk, reset
- start\_tx
- data\_in[7:0]

# **Outputs:**

- SCLK, MOSI, SS
- tx\_done

- IDLE
- LOAD
- SHIFT
- DONE

# 9. Token Ring Arbiter FSM

#### **Problem Statement:**

Design an FSM for a 4-node token ring bus system where each node can access the bus only when it has the token. The FSM:

- Passes the token in a round-robin fashion
- Waits for a node to complete its task before moving the token
- Can reset to Node 0 on system reset

### Inputs:

- clk, reset
- task\_done[3:0] → Signals from nodes when done

#### **Outputs:**

token\_owner[1:0]

# States:

NODE\_0, NODE\_1, NODE\_2, NODE\_3



#### 10. Smart Door Access with RFID FSM

#### **Problem Statement:**

Design an FSM that controls a Smart Door Lock using an RFID reader. It should:

- Wait for RFID scan
- Match scanned ID with stored ID
- Open door if match, deny otherwise
- Lock door after 3 seconds

# Inputs:

- clk, reset
- rfid\_data[7:0]
- valid\_scan

# **Outputs:**

- door\_unlock
- access\_granted
- access\_denied

- IDLE
- CHECK\_ID
- ACCESS\_GRANTED
- ACCESS\_DENIED
- DOOR\_LOCK