#### CMPE 200 Computer Architecture & Design

# **Final Review Quiz3 Notes**

Haonan Wang



#### Quiz3 Question (1)

- 1. Which of the following cache configurations would likely have the highest number of conflict misses?
- A. 4-way set associative
- B. 2-way set associative
- C. Fully associative
- D. Direct mapped

## Quiz3 Question (2)

2. An 8-way set-associative L2 cache of size 512KB data with 64byte block size has X tag bits and Y

index bits.

# Quiz3 Question (3)

3. What is the size of a 4-way set-associative L1 cache with 512 sets and 16-byte blocks?

- A. 32KB
- B. 64KB
- C. 16KB
- D. 256KB



#### Quiz3 Question (4)

- 4. Which of the following cache miss types cannot be improved (increase in hit rate) by making the overall cache capacity larger?
- A. Conflict miss
- B. All can benefit from a larger cache
- Compulsory miss
- D. Capacity miss

## Quiz3 Question (5)

5. Below is the sequence of 12 memory address references given as word addresses:

0,1,9,4,1,17,9,7,0,9,12,4

Now assume the cache is of infinite capacity, fully associative and initially empty. What is the miss rate?

- A. 10/12
- C. 8/12
- D. 12/12

## Quiz3 Question (6)

6. Below is the sequence of 12 memory address references given as word addresses:

Assume 2-way associative caches with 1-word blocks and a total cache size of 16 blocks. What is the

miss rate assuming the cache is initially empty? Use LRU replacement policy.

| Λ  | 1 |
|----|---|
| м. | L |

|        | 0          | 1   |
|--------|------------|-----|
| 0      | <i>p</i> . |     |
| 1      | かれ?        | 417 |
| 3      |            |     |
|        |            |     |
| 4<br>5 | 4.         | 12  |
| 5      |            |     |
| 6      |            |     |
| 7      | 7          |     |

|   |     | / <b>,</b> & | 20 |
|---|-----|--------------|----|
|   | 9   | % 8          | =  |
| / | 70/ | 8            |    |
| \ | > % | 8            | =4 |



## Quiz3 Question (7)

7. If the hit time, hit rate and miss penalty for the L1 cache are given by 2ns, 0.94 and 10ns, respectively, what is the average access latency for the L1 cache?

$$AMAT(LL) = 2 + 0.06 \times 10$$

$$= 2.6 ns$$

## Quiz3 Question (8)

8. For a byte-addressable machine, let us consider the following trace of addresses and the corresponding cache hit ratios. Assume that the cache is initially empty and uses an LRU

replacement policy.

| Address Trace      | Hit Ratio |
|--------------------|-----------|
| 0, 2, 4, 8, 16, 32 | 66.66%    |

What is the possible block size of the cache? 4 hits

#### Quiz3 Question (9)

9. For a byte-addressable machine, let us consider the following trace of addresses and the corresponding cache hit ratios. Assume that the cache is initially empty and uses an LRU replacement policy.

| Address Trace                                | Hit Ratio |
|----------------------------------------------|-----------|
| 0, 512, 1024, 1536, 2048, 1536, 1024, 512, 0 | 11.11%    |

What is the possible associativity of the cache, for a cache size of 512B with a block size of 32B?

B, 2 ways

C. 4 ways

D. 8 ways

#### SAN JOSÉ STATE UNIVERSITY powering SILICON VALLEY