# **Custom Instruction Design**

## Implementation in the BiRiscV Processor

Brief Technical Report

## Salah Qadah

Computer Science Department
University of Haifa
sqadah02@campus.haifa.ac.il
skadah324@gmail.com

October 20, 2025

## Abstract

This report documents the design and implementation of six custom instructions for the BiRiscV dual-issue RISC-V processor: CSEL (conditional select), BREV (bit reverse), MADD (multiply-add), TERNLOG (ternary logic), CMOV (conditional move), and SAD (sum of absolute differences). The work spans three major components: hardware implementation in Verilog RTL with simulation using Icarus Verilog and Vivado XSim with waveform analysis in GTKWave, complete LLVM 21.1.3 compiler backend integration including automatic pattern recognition, and performance benchmarking on a video motion estimation workload. Key technical challenges included expanding the register file from 4 to 6 read ports to support three-operand instructions while preserving dual-issue capability, implementing sophisticated pattern matching in LLVM to automatically detect and optimize C code patterns, and measuring real-world performance improvements. A comprehensive benchmark demonstrates a 1.33× speedup (25.2% instruction reduction) on video encoding operations, with the SAD instruction contributing 94% of the improvement by replacing 29-instruction sequences with a single operation. The complete implementation—from hardware to compiler to verified performance gains—provides a practical template for custom RISC-V extensions.

## **Keywords**

RISC-V, BiRiscV, Custom Instructions, Dual-Issue, Superscalar, LLVM, Pattern Recognition, Video Encoding, SAD, MADD, Verilog, Icarus Verilog, Vivado XSim, GTKWave

## Contents

| 1 Introduction |                           |                                                     |            |  |  |  |  |  |  |  |
|----------------|---------------------------|-----------------------------------------------------|------------|--|--|--|--|--|--|--|
| 2              | BiR                       | discV Overview                                      | 4          |  |  |  |  |  |  |  |
|                | 2.1                       | Why the Register File Needed Work                   | 4          |  |  |  |  |  |  |  |
| 3              | Custom Instruction Design |                                                     |            |  |  |  |  |  |  |  |
|                | 3.1                       | What the Instructions Do                            | 5          |  |  |  |  |  |  |  |
|                | 3.2                       | Instruction Encodings                               | 5          |  |  |  |  |  |  |  |
|                | 3.3                       | Hardware Implementation Approach                    | 6          |  |  |  |  |  |  |  |
|                | 3.4                       | Verification Methodology                            | 6          |  |  |  |  |  |  |  |
|                | 3.5                       | Detailed Example: CSEL (Conditional Select)         | 7          |  |  |  |  |  |  |  |
|                |                           | 3.5.1 Specification                                 | 7          |  |  |  |  |  |  |  |
|                |                           | 3.5.2 Hardware Implementation                       | 7          |  |  |  |  |  |  |  |
|                |                           | 3.5.3 Verification                                  | 8          |  |  |  |  |  |  |  |
|                | 3.6                       | Detailed Example: SAD (Sum of Absolute Differences) | 8          |  |  |  |  |  |  |  |
|                |                           | 3.6.1 Specification                                 | 8          |  |  |  |  |  |  |  |
|                |                           | *                                                   | 8          |  |  |  |  |  |  |  |
|                |                           |                                                     | 9          |  |  |  |  |  |  |  |
|                |                           | g .                                                 | 9          |  |  |  |  |  |  |  |
|                | 3.7                       |                                                     | 10         |  |  |  |  |  |  |  |
|                |                           |                                                     | 10         |  |  |  |  |  |  |  |
|                |                           |                                                     | 10         |  |  |  |  |  |  |  |
|                |                           | · /                                                 | 10         |  |  |  |  |  |  |  |
|                |                           | · /                                                 | 11         |  |  |  |  |  |  |  |
| 4              | LLX                       | /M Compiler Support 1                               | L <b>1</b> |  |  |  |  |  |  |  |
|                | 4.1                       | 1 11                                                | 11         |  |  |  |  |  |  |  |
|                | 4.2                       |                                                     | 12         |  |  |  |  |  |  |  |
|                | 4.3                       |                                                     | 12         |  |  |  |  |  |  |  |
|                | 4.4                       |                                                     | 12         |  |  |  |  |  |  |  |
|                | 4.5                       |                                                     | 13         |  |  |  |  |  |  |  |
|                | 1.0                       |                                                     | 13         |  |  |  |  |  |  |  |
|                |                           |                                                     | 13         |  |  |  |  |  |  |  |
|                |                           |                                                     | 13         |  |  |  |  |  |  |  |
|                |                           |                                                     | 13         |  |  |  |  |  |  |  |
|                | 4.6                       |                                                     | 14         |  |  |  |  |  |  |  |
|                | $\frac{4.7}{4.7}$         |                                                     | 14         |  |  |  |  |  |  |  |
| _              | D                         |                                                     |            |  |  |  |  |  |  |  |
| 5              |                           |                                                     | <b>15</b>  |  |  |  |  |  |  |  |
|                | 5.1                       | 0                                                   | 15         |  |  |  |  |  |  |  |
|                |                           |                                                     | 15         |  |  |  |  |  |  |  |
|                |                           |                                                     | 16         |  |  |  |  |  |  |  |
|                |                           | 3 ( 3 )                                             | 16         |  |  |  |  |  |  |  |
|                | <b>-</b> ~                | *                                                   | 16         |  |  |  |  |  |  |  |
|                | 5.2                       |                                                     | 16         |  |  |  |  |  |  |  |
|                |                           | *                                                   | 17         |  |  |  |  |  |  |  |
|                | 5.3                       |                                                     | 17         |  |  |  |  |  |  |  |
|                |                           | <u>.</u>                                            | 17         |  |  |  |  |  |  |  |
|                |                           | 5.3.2 Convolution Function Comparison               | 18         |  |  |  |  |  |  |  |

| 7                      | Ref | erences                                       | 25 |
|------------------------|-----|-----------------------------------------------|----|
|                        | 6.8 | Final Remarks                                 | 25 |
|                        | 6.7 |                                               | 24 |
|                        | 6.6 |                                               | 24 |
|                        | 6.5 | Limitations and Design Tradeoffs              | 24 |
| 6.4 Performance Impact |     | Performance Impact                            | 23 |
|                        | 6.3 | Key Technical Achievements                    | 23 |
|                        | 6.2 | LLVM Compiler Integration                     | 22 |
|                        | 6.1 | Implemented Instructions                      | 22 |
| 6                      | Con | clusion                                       | 22 |
|                        | 5.6 | Interpretation and Context                    | 21 |
|                        |     | 5.5.4 Custom Instruction Impact Breakdown     |    |
|                        |     | 5.5.3 Overall Performance Improvement         | 21 |
|                        |     | 5.5.2 Convolution Functions (Image Filtering) | 20 |
|                        |     | 5.5.1 SAD Function (Motion Estimation)        | 20 |
|                        | 5.5 | Performance Results                           | 20 |
|                        |     | 5.4.1 Measurement Methodology                 | 19 |
|                        | 5.4 | Dynamic Instruction Count Analysis            | 19 |
|                        |     | 5.3.3 Custom Instruction Usage Summary        | 18 |
|                        |     |                                               |    |

## 1 Introduction

When I started looking into RISC-V custom instructions, I wanted to work with something realistic but manageable. BiRiscV caught my attention because it's a proper dual-issue processor that can even boot Linux, but the Verilog is clean enough that you can actually understand what's happening inside. It felt like the right balance between toy projects and industrial complexity.

I ended up implementing six custom instructions and took them all the way from RTL to working LLVM compiler support. The whole point was to see if I could do a complete implementation—not just hardware that sits there unused, but something you could actually call from C code and have the compiler automatically optimize for you. The benchmark I wrote shows about a  $1.33\times$  speedup on video encoding, which isn't earth-shattering but proves the whole stack works.

Here's what I built:

- CSEL: Conditional select—picks between two values based on a condition without branching
- BREV: Bit reversal—flips all 32 bits around (useful for CRC and network stuff)
- MADD: Multiply-add—does a\*b+c in one shot instead of two instructions
- **TERNLOG**: Programmable logic—lets you configure any 2-input boolean function with an 8-bit lookup table
- CMOV: Conditional move—like CSEL but with the opposite condition polarity
- SAD: Sum of absolute differences—the workhorse for video motion estimation

Everything uses RISC-V's custom-3 opcode (0x7B), so there's no conflict with standard instructions. The code, testbenches, waveforms, and LLVM patches are all in the repo.

## 2 BiRiscV Overview

BiRiscV is a 32-bit dual-issue RISC-V core from Ultra-Embedded. It implements RV32IM (integer ops plus multiplication/division), can run two instructions per cycle, and actually boots Linux. On a Xilinx FPGA it hits over 50MHz, which is respectable for an open-source soft core. The pipeline can be configured as either 6 or 7 stages depending on whether you need that extra decode stage for timing.

## 2.1 Why the Register File Needed Work

The baseline BiRiscV has 4 register file read ports—2 for each instruction in the dual-issue setup. This works great for normal RISC-V instructions, which use two source registers (rs1 and rs2). But here's the problem: five out of my six custom instructions need three source registers. CSEL needs three because it's selecting between two values based on a third condition. MADD needs three for multiply-accumulate (two multiplicands and an accumulator). Same story for CMOV, TERNLOG, and SAD.

I had a choice to make. I could've just disabled dual-issue whenever a three-operand instruction shows up, but that felt like giving up on the whole point of having a dual-issue processor. So instead, I extended the register file to 6 read ports—3 per instruction. This way, both instruction slots can still fire in parallel even when they're using my custom three-operand instructions.

The tricky part was the scoreboard. The processor tracks which registers have pending writes to avoid hazards. But if you naively check bits [31:27] (where rs3 lives in R4-type instructions)

for every instruction, you create false dependencies. Those bits mean different things in different instruction formats—sometimes they're part of an immediate value or funct7. The fix was conditional checking: only verify rs3 availability when the opcode actually indicates it's a three-operand custom instruction. Otherwise you'd stall the pipeline for no reason.

The pipeline itself is pretty standard for a dual-issue design:

- 1. PC: Program counter and branch prediction
- 2. Fetch: Grabs 64 bits (two instructions) per cycle
- 3. **Decode**: Figures out what the instructions are
- 4. Issue: Checks for hazards, reads the register file
- 5. Execute: Two parallel ALUs do the work
- 6. Memory: Handles loads/stores, multiply/divide, CSRs
- 7. Writeback: Writes results back to registers

For the custom instructions, I used RISC-V's custom-3 opcode space (0x7B). Within that space, I differentiate the six instructions using funct2, funct3, and funct7 fields. It all fits without colliding with anything.

## 3 Custom Instruction Design

Here's the breakdown of what each instruction does and how I implemented them. All six instructions fit into RISC-V's custom-3 opcode space (0x7B), and I verified each one by simulating it with Icarus Verilog and checking the waveforms in GTKWave to make sure the hardware actually does what it's supposed to.

#### 3.1 What the Instructions Do

Table 1 gives you the quick overview of all six instructions:

| Instruction | Format  | Operation             | Primary Use Case             |
|-------------|---------|-----------------------|------------------------------|
| CSEL        | R4-type | rd = (rs3==0) ? rs1 : | Branchless conditional as-   |
|             |         | rs2                   | signments                    |
| BREV        | R-type  | rd = bitreverse(rs1)  | Network protocols, cryp-     |
|             |         |                       | tography                     |
| MADD        | R4-type | rd = rs1*rs2 + rs3    | DSP, linear algebra, filters |
| TERNLOG     | R4-type | rd = LUT[rs1,rs2]     | Bitwise logic operations     |
|             |         | (rs3=0)               |                              |
| CMOV        | R4-type | rd = (rs3!=0) ? rs1 : | Branchless data movement     |
|             |         | rs2                   |                              |
| SAD         | R4-type | rd = SAD4(rs1,rs2) +  | Video encoding, pattern      |
|             |         | rs3                   | matching                     |

Table 1: Custom instruction summary

## 3.2 Instruction Encodings

All six instructions share the custom-3 opcode (0x7B) and are differentiated by funct2, funct3, and funct7 fields.

| Instruction | Format  | Base Encoding | funct7/funct2 | funct3   |
|-------------|---------|---------------|---------------|----------|
| CSEL        | R4-type | 0x0000007B    | funct2=00     | 000      |
| BREV        | R-type  | 0x2000407B    | funct7=0x10   | 100      |
| MADD        | R4-type | 0x0200007B    | funct2=01     | 000      |
| TERNLOG     | R4-type | 0x0400007B    | funct2=10     | imm[2:0] |
| CMOV        | R4-type | 0x0600107B    | funct2=11     | 001      |
| SAD         | R4-type | 0x0600207B    | funct2=11     | 010      |

Table 2: Custom instruction encoding (all use opcode 0x7B)

The R4-type format provides four register specifiers (rd, rs1, rs2, rs3), essential for three-operand operations:

| 31-27    | 26-25  | 24-20    | 19-15    | 14-12  | 11-7    | 6-0    |
|----------|--------|----------|----------|--------|---------|--------|
| rs3[4:0] | funct2 | rs2[4:0] | rs1[4:0] | funct3 | rd[4:0] | opcode |
| 5 bits   | 2 bits | 5 bits   | 5 bits   | 3 bits | 5 bits  | 7 bits |

Table 3: R4-type instruction format

## 3.3 Hardware Implementation Approach

The hardware side followed a pretty straightforward pattern for all six instructions. I wanted to keep things clean and not scatter custom instruction logic all over the existing pipeline.

**Decoder Integration** First step is detection. The decoder (biriscv\_decoder.v) checks the opcode field, and if it sees 0x7B (the Custom-3 space), it looks at the funct2/funct7/funct3 bits to figure out which custom instruction it is. When it finds one, it sets the exec\_o flag to send it down the ALU pipeline.

Custom ALU Module Rather than hacking custom instruction logic into the standard ALU, I made a separate module (biriscv\_alu\_custom.v) that handles all six instructions. It gets three operands (ra, rb, rc), figures out which operation to do based on the opcode, and spits out the result. This module sits in parallel with the standard ALU inside biriscv\_exec.v.

**Result Selection** The execution stage just needs to pick which ALU result to use. When it sees a custom instruction opcode, it takes the output from the custom ALU instead of the standard one. Simple mux logic.

**Pipeline Integration** One thing I was worried about was pipeline depth—I didn't want to add extra stages that would slow everything down. Turns out all six instructions execute in a single cycle (well, except MADD, which uses the existing multi-cycle multiplier that was already there). So the processor stays at 6 stages just like the baseline.

#### 3.4 Verification Methodology

I tested each instruction through simulation—partly because I didn't have an FPGA board handy, but mostly because waveform debugging is the only way to actually see what's happening inside the pipeline. Used Icarus Verilog and Vivado XSim, then spent a lot of time staring at waveforms in GTKWave.

The testing flow went like this:

1. **Test program**: Wrote assembly programs with known inputs and expected outputs for each instruction

- 2. **Linker script**: Mapped everything to TCM at 0x80000000 (BiRiscV's tightly-coupled memory)
- 3. **Compilation**: Used RISC-V GCC with -march=rv32im (had to hand-encode custom instructions as .word directives since the assembler didn't know about them yet)
- 4. Simulation: Ran Icarus Verilog on the testbench—watch the processor fetch, decode, execute
- 5. Waveform analysis: This is where the real debugging happened. Opened GTKWave and traced signals through the pipeline: Did the decoder recognize the opcode? Did it read the right register values? Did the custom ALU compute correctly? Did the result make it back to the register file?

| Instruction | Verified | Key Verification Points           |
|-------------|----------|-----------------------------------|
| CSEL        | ✓        | Zero-test condition, correct      |
|             |          | operand selection                 |
| BREV        | ✓        | All 32 bits reversed correctly    |
| MADD        | ✓        | Multiply result + accumulator,    |
|             |          | multi-cycle timing                |
| TERNLOG     | ✓        | LUT immediate extraction, truth   |
|             |          | table operation                   |
| CMOV        | <b>√</b> | Non-zero test condition, data     |
|             |          | movement                          |
| SAD         | <b>√</b> | Byte extraction, abs differences, |
|             |          | accumulation                      |

Table 4: Verification results for all custom instructions

Everything passed simulation. For each instruction, I traced through the waveforms and confirmed: opcode decoded correctly, operands read from the right registers, custom ALU activated and computed the right result, and the answer made it back to the destination register. Once you see it working in the waveform, you know the hardware is solid.

## 3.5 Detailed Example: CSEL (Conditional Select)

Let me walk through CSEL as a complete example—from what it's supposed to do, to how I built it, to how I verified it actually works.

## 3.5.1 Specification

CSEL does conditional selection: rd = (rs3 == 0) ? rs1 : rs2. If the condition register (rs3) is zero, you get rs1; otherwise you get rs2. The whole point is to avoid branches. Instead of using an if-statement that might mispredict and stall your pipeline, you just use CSEL and keep going.

I kept finding uses for it: max/min operations, absolute value, conditional accumulation, branchless sorting. Anytime you'd write if (x) a = b; else a = c; you can replace it with CSEL.

#### 3.5.2 Hardware Implementation

The hardware is almost embarrassingly simple. Here's the entire implementation in the custom ALU (biriscv\_alu\_custom.v):

```
1 wire cond_zero_w = (opcode_rc_operand_i == 32'b0);
2 wire [31:0] csel_result_w = cond_zero_w ? opcode_ra_operand_i
3 : opcode_rb_operand_i;
```

Listing 1: CSEL implementation

That's it. Check if rs3 is zero, pick rs1 or rs2 accordingly. Single cycle, no extra latency. One of those cases where the hardware is way simpler than the software that uses it.

#### 3.5.3 Verification

I wrote a test program that hits both paths—condition true and condition false:

```
1 # Test 1: rs3 = 0, should select rs1
       x28, 0
2 li
                        # Condition: zero
                        # rs1: value A
       x5, OxAAAA
3 li
4 li
       x18, 0xBBBB
                       # rs2: value B
 .word 0xE092857B # csel x10, x5, x18, x28
  # Expected: x10 = 0xAAAA
  # Test 2: rs3 != 0, should select rs2
9 li x28, 5
                        # Condition: non-zero
10 .word 0xE092857B
                        # csel x10, x5, x18, x28
11 # Expected: x10 = 0xBBBB
```

Listing 2: CSEL test program excerpt

Ran it through simulation and checked the waveforms. Everything looked good:

- Decoder recognized the opcode (0x7B with funct2=00, funct3=000) as CSEL
- Register file read three values: rs1=0xAAAA, rs2=0xBBBB, rs3=0 or 5
- Custom ALU turned on and did the zero-test
- Right answer (0xAAAA when rs3=0, 0xBBBB when rs3=5) got written to x10

#### 3.6 Detailed Example: SAD (Sum of Absolute Differences)

SAD was the most interesting instruction to implement—it's basically a mini-SIMD operation packed into a single RISC-V instruction, and getting the compiler to recognize when to use it was surprisingly tricky.

#### 3.6.1 Specification

SAD takes four bytes from each of two registers, computes the absolute difference for each byte pair, and adds them all up with an accumulator:

```
rd = |rs1[7:0] - rs2[7:0]| + |rs1[15:8] - rs2[15:8]| + |rs1[23:16]| - rs2[23:16]| + |rs1[31:24]| - rs2[31:24]| + rs3
```

This is huge for video encoding. Motion estimation basically compares  $8\times8$  pixel blocks over and over, looking for matches. Each pixel is a byte, so you can pack four pixels into a 32-bit word. The rs3 accumulator means you can process a whole 64-pixel block in just 16 SAD instructions instead of hundreds of individual operations.

## 3.6.2 Hardware Implementation

The hardware breaks down into three stages—extract bytes, compute absolute differences in parallel, then sum everything:

```
1 // Extract 4 bytes from each operand
2 wire [7:0] a0 = opcode_ra_operand_i[7:0];
3 wire [7:0] a1 = opcode_ra_operand_i[15:8];
4 wire [7:0] a2 = opcode_ra_operand_i[23:16];
5 wire [7:0] a3 = opcode_ra_operand_i[31:24];
6 wire [7:0] b0 = opcode_rb_operand_i[7:0];
7 // ... b1, b2, b3 similarly

8
9 // Compute absolute differences
10 wire [7:0] abs0 = (a0 > b0) ? (a0 - b0) : (b0 - a0);
11 wire [7:0] abs1 = (a1 > b1) ? (a1 - b1) : (b1 - a1);
12 // ... abs2, abs3 similarly

13
14 // Sum and accumulate
15 wire [31:0] sad_result_w = abs0 + abs1 + abs2 + abs3 + opcode_rc_operand_i;
```

Listing 3: SAD implementation (excerpt)

All of this happens in parallel in one cycle. It's amazing what you can do with combinational logic when you're not worried about clock speed.

#### 3.6.3 Pattern Recognition in LLVM

This is where it got hard. The hardware is straightforward, but teaching the compiler when to use SAD is another story entirely. LLVM has to look at C code like this:

```
1 uint32_t sad = 0;
2 for (int i = 0; i < 64; i += 4) {
3    sad += abs(block1[i] - block2[i]);
4    sad += abs(block1[i+1] - block2[i+1]);
5    sad += abs(block1[i+2] - block2[i+2]);
6    sad += abs(block1[i+3] - block2[i+3]);
7 }</pre>
```

Listing 4: SAD pattern in C

And somehow figure out "oh, these are four consecutive byte-sized absolute differences being accumulated—I should use SAD for this." The pattern matcher I wrote (RISCVBiRiscVPatterns.cpp) walks the IR looking for:

- Four consecutive absolute difference operations
- Accumulation pattern (sum += abs)
- Byte-sized operands (either from memory loads or packed in registers)

When it finds this pattern, it replaces all four operations with a single SAD instruction. This cuts 29 instructions down to 22 per call (24.1% reduction). Over a whole frame in the video benchmark, that's 8.3 million instructions saved. Not bad for one custom instruction.

#### 3.6.4 Verification

For testing, I wrote assembly that packs known byte values and computes SAD with a nonzero accumulator:

```
1 li x5, 0x04030201  # block1: bytes 1,2,3,4
2 li x6, 0x08070605  # block2: bytes 5,6,7,8
3 li x7, 100  # accumulator
4 .word 0x186307BB  # sad x15, x5, x6, x7
5 # Expected: |1-5| + |2-6| + |3-7| + |4-8| + 100
6 # = 4 + 4 + 4 + 4 + 100 = 116
```

Listing 5: SAD test excerpt

Checked the waveforms and confirmed: bytes extracted correctly, absolute differences computed in parallel, everything summed up right, accumulator added in. Works perfectly.

## 3.7 Brief Summaries: Remaining Instructions

I've covered CSEL and SAD in detail, so let me go through the other four more quickly. They all follow the same basic pattern—decoder recognizes them, custom ALU does the work, result gets written back.

## 3.7.1 BREV (Bit Reverse)

What it does: Reverses all 32 bits of a register (rd = bitreverse(rs1))

Why it's useful: Surprisingly handy for network stuff (swapping endianness), CRC calculations, and some crypto operations

**Hardware**: Dead simple—just wire the bits backwards:

Compiler support: LLVM has a built-in intrinsic for bit reversal (llvm.bitreverse.i32), so I just added a TableGen pattern to map it to BREV. The compiler finds it automatically.

**Performance**: Without this, you'd need a 50+ instruction loop to reverse bits. Now it's one instruction.

**Testing**: Fed it 0x12345678 and got 0x1E6A2C48 back. All 32 bits flipped correctly in the waveform.

#### 3.7.2 MADD (Multiply-Add)

What it does: Fused multiply-accumulate (rd = rs1 \* rs2 + rs3)

Why it's useful: Every DSP application needs this—filters, dot products, matrix math, polynomial evaluation. It's everywhere.

**Hardware**: Got lucky here—BiRiscV already has a multiplier, so I just tacked on an adder to accumulate the result:

```
wire [31:0] mul_result_w; // From existing multiplier
wire [31:0] madd_result_w = mul_result_w + opcode_rc_operand_i;
```

**Compiler support**: This one was easy. LLVM sees a \* b + c patterns all the time, so I just added a TableGen rule:

**Performance**: Cuts a 2-instruction sequence (MUL, then ADD) down to 1. In the benchmark's convolution code, that saved 527K instructions.

**Testing**: Multiplier already worked, just had to confirm the accumulator addition happened correctly. Multi-cycle timing matched the existing MUL instruction.

#### 3.7.3 TERNLOG (Ternary Logic)

What it does: Programmable 2-input boolean logic using an 8-bit lookup table (rd = LUT imm8[rs1, rs2])

Why it's useful: Bit manipulation, custom boolean functions that would normally take multiple instructions (AND, OR, XOR combined in weird ways)

**Hardware**: The 8-bit immediate encodes a truth table—all 256 possible 2-input boolean functions. The hardware just looks up the result bit by bit:

```
1 wire [7:0] lut = {opcode_i[14:12], opcode_i[31:27]}; // Split immediate
2 wire [3:0] index = {opcode_ra_operand_i[0], opcode_rb_operand_i[0], 2'b00};
3 wire ternlog_result_w = lut[index];
4 // Replicate for all 32 bits
```

Compiler support: This one's weird—no automatic pattern recognition. The compiler can't realistically detect when you're trying to do some obscure 2-input truth table operation. You have to call the builtin explicitly.

**Performance**: Turns multiple bitwise ops into one instruction, but honestly it didn't show up much in my benchmark. Niche instruction.

**Testing**: Tried basic truth tables (AND=0x88, OR=0xEE, XOR=0x66) plus some complex functions. All worked.

#### 3.7.4 CMOV (Conditional Move)

What it does: Conditional move with opposite polarity from CSEL (rd = (rs3 != 0) ? rs1 : rs2)

Why it's useful: Same branchless benefits as CSEL, but for when you want the non-zero condition instead of the zero condition. Sometimes the compiler just generates code that way.

Hardware: Almost copy-paste from CSEL, just flip the condition test:

Compiler support: Similar TableGen pattern to CSEL, but matching the non-zero test:

```
1 def : Pat<(select (i32 (setne GPR:$rs3, 0)), GPR:$rs1, GPR:$rs2),
2 (CMOV GPR:$rs1, GPR:$rs2, GPR:$rs3)>;
```

**Performance**: Eliminates branches just like CSEL. Found 11 uses in the benchmark. **Testing**: Hit both condition paths, confirmed it picked the right operand each time.

## 4 LLVM Compiler Support

Getting the hardware working was one thing, but I wanted people to actually be able to *use* these instructions without writing assembly. So I spent a while hacking on LLVM 21.1.3 to add full compiler support. You can either call the instructions explicitly through builtin functions, or just write normal C code and let the compiler's pattern recognition find opportunities to use them automatically.

## 4.1 How LLVM Custom Instructions Work

If you want to add custom instructions to LLVM, you touch three layers:

- Clang Builtins: These are the C functions programmers see, like \_\_builtin\_riscv\_biriscv\_madd(a, b, c)
- 2. **LLVM Intrinsics**: After Clang parses your code, these builtins turn into internal LLVM IR calls
- 3. Backend Patterns: TableGen files tell the code generator "when you see this IR pattern, emit this instruction"

The nice thing about this setup is you can use the instructions two ways. Either call the builtins directly when you know exactly what you want, or write normal C and let the optimizer find places where your custom instructions would help.

#### 4.2 Where the Code Lives

I followed what other RISC-V vendor extensions do (looking at you, XCV and XTHead) and put everything in separate TableGen files:

- clang/include/clang/Basic/BuiltinsRISCVBiRiscV.td Builtin definitions
- 11vm/include/11vm/IR/IntrinsicsRISCVBiRiscV.td Intrinsic declarations
- llvm/lib/Target/RISCV/RISCVInstrInfoBiRiscV.td Instruction encodings and patterns
- llvm/lib/Target/RISCV/RISCVBiRiscVPatterns.cpp Custom compiler pass for SAD (more on this later)

When you compile with -march=rv32im\_xbiriscv0p1, all of this kicks in.

#### 4.3 Builtin Function Definitions

The builtins are how you call custom instructions from C without writing inline assembly. Here's how they're defined:

Listing 6: MADD builtin definition

Then there's a header file (clang/lib/Headers/riscv\_biriscv.h) that wraps these into nicer-looking functions programmers can actually use:

```
1 static __inline__ int __attribute__((__always_inline__, __nodebug__))
2 __riscv_madd(int rs1, int rs2, int rs3) {
3    return __builtin_riscv_biriscv_madd(rs1, rs2, rs3);
4 }
```

Listing 7: Header wrapper

#### 4.4 Instruction Encoding in TableGen

The backend is where you tell LLVM how to actually emit the instruction—what the bits look like, what the assembly syntax is, and what patterns to match:

Listing 8: MADD instruction definition

This one TableGen definition packs in a lot:

• Binary encoding (funct2=01, funct3=000, opcode=0x7B)

- What registers it reads and writes (rd output, rs1/rs2/rs3 inputs)
- Assembly syntax (madd rd, rs1, rs2, rs3)
- When to use it (matches the IR pattern for (add (mul a, b), c))
- Feature guard (only enable this if the user passed -march=...xbiriscv)

### 4.5 Pattern Recognition Examples

#### 4.5.1 Simple Pattern: MADD

MADD is one of the easy ones. When the LLVM optimizer sees IR like this:

```
1 %mul = mul i32 %a, %b
2 %result = add i32 %mul, %c
```

The TableGen pattern in the instruction definition says "hey, that's (add (mul \$a, \$b), \$c)—emit a MADD instead of separate MUL and ADD instructions."

## 4.5.2 Simple Pattern: BREV

BREV is even simpler because LLVM already has an intrinsic for bit reversal. I just mapped it:

```
def : Pat < (int_bitreverse GPR: $rs1),
(BREV GPR: $rs1) >;
```

Anytime someone calls \_\_builtin\_bitreverse32(x) or the auto-vectorizer generates a bitreverse, this pattern fires automatically.

#### 4.5.3 Moderate Pattern: CSEL and CMOV

These two are a bit more involved because you have to match conditional selects with specific comparisons—equal-to-zero versus not-equal-to-zero:

So when you write C code like this:

```
1 result = (condition == 0) ? value_a : value_b; // CSEL
2 result = (condition != 0) ? value_a : value_b; // CMOV
```

The compiler recognizes the pattern and uses the custom instructions instead of branches.

## 4.5.4 Complex Pattern: SAD

SAD was the hardest one to get working. TableGen patterns are great for simple stuff, but they can't handle the complexity of detecting four consecutive absolute differences with accumulation. I had to write a custom compiler pass (RISCVBiRiscVPatterns.cpp) that walks the LLVM IR looking for the pattern.

The tricky part is that people write SAD computations in different ways, so the pass has to recognize three distinct patterns:

## Pattern 1: Memory loads with byte pointers

```
1 uint8_t *a, *b;
2 sum += abs(a[i] - b[i]) + abs(a[i+1] - b[i+1]) +
3 abs(a[i+2] - b[i+2]) + abs(a[i+3] - b[i+3]);
```

Pattern 2: Packed integers with extraction

```
1 uint32_t packed_a, packed_b;
2 uint8_t a0 = packed_a & 0xFF;
3 uint8_t b0 = packed_b & 0xFF;
4 // ... extract all 4 bytes ...
5 sum += abs(a0-b0) + abs(a1-b1) + abs(a2-b2) + abs(a3-b3);
```

## Pattern 3: Sign-extended bytes with abs intrinsic

```
1 int8_t a[4], b[4];
2 sum += __builtin_abs(a[0]-b[0]) + __builtin_abs(a[1]-b[1]) +
3 __builtin_abs(a[2]-b[2]) + __builtin_abs(a[3]-b[3]);
```

The pass walks through the IR looking for accumulation chains (sum = sum + abs(...)), counts four consecutive absolute differences, checks that they're operating on byte-sized values, and then replaces the whole mess with a single SAD instruction.

The thing that gave me the most trouble was LLVM's type casts. When you convert between types, LLVM inserts ZExt or SExt instructions all over the place. So my pattern matcher had to implement recursive look-through logic—basically, when it hits a cast, it keeps digging until it finds the actual byte value underneath. Took me a while to debug that one.

#### 4.6 Build Process

Building LLVM with BiRISCV support:

```
1 cmake -G Ninja \
2   -DLLVM_ENABLE_PROJECTS="clang" \
3   -DLLVM_TARGETS_TO_BUILD="RISCV" \
4   -DCMAKE_BUILD_TYPE=Release \
5   ../llvm
6
7 ninja clang
```

Using the custom compiler:

```
1 # Compile with custom instructions enabled
2 clang -03 -march=rv32im_xbiriscv0p1 -mabi=ilp32 \
3     -target riscv32-unknown-elf \
4     -S test.c -o test.s
5
6 # Verify SAD instruction generation
7 grep "sad" test.s
```

## 4.7 Pattern Recognition Results

Table 5 summarizes pattern recognition success for all instructions:

| Instruction | Automatic | Pattern Recognition Approach            |
|-------------|-----------|-----------------------------------------|
| CSEL        | Yes       | TableGen: select with zero-test         |
| BREV        | Yes       | TableGen: bitreverse intrinsic          |
| MADD        | Yes       | TableGen: $add(mul())$                  |
| TERNLOG     | No        | Explicit builtin required (no recogniz- |
|             |           | able C patterns)                        |
| CMOV        | Yes       | TableGen: select with non-zero test     |
| SAD         | Yes       | Custom pass: 4x abs accumulation        |

Table 5: Pattern recognition approaches

Five out of six instructions work automatically. TERNLOG is the only one that needs explicit builtin calls, because honestly, how often does typical C code contain programmable 2-input truth table operations? Not very.

## 5 Performance Benchmark and Evaluation

After all this work on hardware and compiler support, I wanted to see if it actually made a difference on real code. So I wrote a video motion estimation benchmark—basically simulating what a video encoder does when it's compressing video. Motion estimation is the expensive part of video encoding (60-80% of the total encoding time), so if the custom instructions help here, that's meaningful.

## 5.1 Benchmark Design

The benchmark (video\_motion\_benchmark.c) runs a full motion estimation pipeline on 128×128 pixel frames. The idea behind motion estimation is pretty simple: instead of encoding every frame from scratch, you try to find where blocks of pixels moved between frames. If you can say "this 8×8 block just shifted 3 pixels right and 2 down," you save a ton of data compared to re-encoding the whole block.

## 5.1.1 Core Algorithm: Sum of Absolute Differences (SAD)

The heart of motion estimation is computing how different two blocks of pixels are. You compare each pixel and add up the absolute differences:

$$SAD = \sum_{i=0}^{63} |block_1[i] - block_2[i]|$$

Lower SAD means better match. The encoder tries a bunch of different positions to find the best one.

I wrote the SAD computation in C specifically to trigger the pattern matcher:

Listing 9: SAD computation (video\_motion\_benchmark.c:60-71)

This processes 4 pixels at once. The pattern recognition pass sees "four absolute differences being accumulated" and replaces the whole thing with a single SAD instruction. I marked it noinline so the compiler wouldn't merge it into the caller—that way I could actually see the SAD instruction in the assembly output.

For an  $8\times8$  block (64 pixels), the function is called 16 times:

```
return sad;
11 }
```

Listing 10: Block SAD wrapper (video motion benchmark.c:75-83)

#### 5.1.2 Motion Estimation Workload

The full benchmark runs motion estimation on a  $128 \times 128$  frame. For every  $8 \times 8$  block, it searches  $\pm 8$  pixels in the reference frame looking for the best match. The numbers add up fast:

- Frame size:  $128 \times 128$  pixels
- Block size:  $8 \times 8 = 256$  blocks total
- Search range:  $\pm 8$  pixels =  $17 \times 17 = 289$  positions to check per block
- SAD calls per block comparison: 16 (since we process 4 pixels at a time)
- Total SAD operations:  $256 \times 289 \times 16 = 1{,}183{,}744$  per frame

That's over a million SAD calls. This is realistic for video encoding, and it's why SAD performance matters so much.

## 5.1.3 Convolution Filtering (MADD Usage)

Besides motion estimation, the benchmark does image filtering— $5\times5$  Gaussian blur and  $3\times3$  sharpening. Perfect for testing MADD:

```
1 for (int ky = -2; ky <= 2; ky++) {
2    for (int kx = -2; kx <= 2; kx++) {
3        int pixel = input[(y+ky)*FRAME_WIDTH + (x+kx)];
4        int kernel = gaussian_5x5[(ky+2)*5 + (kx+2)];
5        sum += pixel * kernel; // MADD: sum + pixel * kernel
6    }
7 }</pre>
```

Listing 11: 5×5 convolution loop (video\_motion\_benchmark.c:189-194)

Every pixel needs 25 multiply-accumulates (one for each cell in the  $5\times5$  kernel). Over a  $124\times124$  region (frame minus 2-pixel border), that's 384,400 MADD operations. The compiler sees sum += pixel \* kernel and generates MADD instructions automatically.

## 5.1.4 Additional Operations

I also threw in CRC computation (uses BREV for bit reversal), histogram equalization (CSEL/C-MOV for branchless min/max), and alpha blending. This way all six custom instructions get exercised in realistic code.

## 5.2 Compilation and Assembly Generation

To see what difference the custom instructions actually make, I compiled the benchmark two ways: once with plain RV32IM (no custom instructions), and once with the xbiriscv0p1 extension enabled.

## 5.2.1 Compilation Commands

Standard RISC-V compilation (no custom instructions):

```
1 clang -03 -march=rv32im -mabi=ilp32 \
2    -target riscv32-unknown-elf \
3    -S video_motion_benchmark.c \
4    -o benchmark_standard.s
```

Custom BiRISCV compilation (with xbiriscv0p1):

```
clang -03 -march=rv32im_xbiriscv0p1 -mabi=ilp32 \
    -target riscv32-unknown-elf \
    -S video_motion_benchmark.c \
    -o benchmark_custom.s
```

The <code>-march=rv32im\_xbiriscv0p1</code> flag activates the custom instruction extension, enabling pattern recognition and code generation for SAD, MADD, BREV, CSEL, CMOV, and TERNLOG.

## 5.3 Assembly Analysis and Comparison

Examining the generated assembly reveals how custom instructions transform the code. The following sections compare key functions side-by-side.

#### 5.3.1 SAD Function Comparison

## Standard RV32IM (benchmark\_standard.s):

The standard version uses separate subtract, shift, XOR, and subtract sequences to compute absolute values—the classic "shift-XOR-subtract" absolute value trick:

```
1 sad_4pixels:
    1bu a3, 0(a0)
                        # Load 4 bytes from block 1
    lbu a4, 1(a0)
3
    1bu a5, 2(a0)
4
    1bu a0, 3(a0)
5
                        # Load 4 bytes from block 2
    lbu a6, 0(a1)
6
    lbu a7, 1(a1)
    1bu t0, 2(a1)
    lbu a1, 3(a1)
    sub a3, a3, a6
10
                        # Compute differences
    sub a4, a4, a7
11
    sub a5, a5, t0
12
    sub a0, a0, a1
13
    srai a1, a3, 31
                         # Sign bit for abs(a3)
14
    srai a6, a4, 31
                         # Sign bit for abs(a4)
15
    srai a7, a5, 31
                         # Sign bit for abs(a5)
16
    srai t0, a0, 31
                         # Sign bit for abs(a0)
17
    xor a3, a3, a1
                        # Conditional negate
    xor a4, a4, a6
    xor a5, a5, a7
20
    xor a0, a0, t0
21
    sub a1, a1, a2
                       # Adjust for accumulator
22
    sub a2, a4, a6
                       # Complete abs computation
23
    sub a4, a5, a7
24
    sub a0, a0, t0
25
26
    sub a3, a3, a1
27
    add a2, a3, a2
                        # Accumulate results
28
    add a0, a4, a0
    add a0, a2, a0
29
30
    ret
```

Listing 12: Standard sad\_4pixels (29 instructions)

The function takes 29 instructions (excluding ret) to compute the SAD of 4 pixels. Each absolute value requires shift-XOR-subtract, then all results are accumulated.

## Custom xbiriscv0p1 (benchmark\_custom.s):

The custom version loads the bytes, packs them into 32-bit registers, and executes a single SAD instruction:

```
1 sad_4pixels:
                        # Load 4 bytes from block 1
    1bu a3, 0(a0)
    lbu a4, 1(a0)
    1bu a5, 2(a0)
    1bu a0, 3(a0)
    lbu a6, 0(a1)
                        # Load 4 bytes from block 2
    lbu a7, 1(a1)
    lbu t0, 2(a1)
    lbu a1, 3(a1)
    slli a4, a4, 8
                         # Pack bytes into 32-bit words
10
          a7, a7, 8
    slli
11
           a5, a5, 16
    slli
12
    slli
          t0, t0, 16
13
    slli
           a0, a0, 24
14
    slli
           a1, a1,
        a3, a3, a4
17
        a4, a6, a7
        a0, a5, a0
    or
        a1, t0, a1
19
        a0, a3, a0
                        # Final packed words
20
        a1, a4, a1
21
    or
    sad a0, a0, a1, a2 # Single SAD instruction!
22
23
    ret
```

Listing 13: Custom sad\_4pixels with SAD instruction (22 instructions)

The custom version takes 22 instructions (excluding ret). The loads and packing are necessary because the SAD instruction operates on packed bytes in registers. The critical difference: all four absolute difference computations and accumulation happen in the **single sad instruction**, replacing the 16-instruction absolute value and accumulation sequence from the standard version.

**Instruction count:**  $29 \rightarrow 22$  (7 instruction reduction, 24.1% fewer instructions per call)

## 5.3.2 Convolution Function Comparison

The convolution inner loop demonstrates MADD instruction generation. Examining the generated assembly for apply\_convolution\_5x5:

#### Standard RV32IM:

```
lw a0, O(sp) # Load pixel
lw a1, 4(sp) # Load kernel value
mul a0, a0, a1 # Multiply
add a3, a3, a0 # Add to accumulator
# (2 instructions per multiply-accumulate)
```

#### Custom xbiriscv0p1:

```
1 lw a0, 0(sp)  # Load pixel
2 lw a1, 4(sp)  # Load kernel value
3 madd a3, a0, a1, a3 # Multiply-add in one instruction
4 # (1 instruction per multiply-accumulate)
```

The MADD instruction combines multiplication and addition, halving the instruction count for each operation.

#### 5.3.3 Custom Instruction Usage Summary

Analyzing the generated benchmark\_custom.s assembly:

- SAD: 26 instances (primarily in motion estimation loops)
- MADD: 6 instances (convolution kernels)
- CMOV: 11 instances (conditional moves for best match selection)
- **CSEL**: 2 instances (clamping operations)
- BREV: 1 instance (CRC bit reversal)
- TERNLOG: 0 instances (requires explicit builtin call)

Static code size: 894 instructions (standard)  $\rightarrow$  839 instructions (custom), a 6.15% reduction. However, static code size doesn't reflect runtime performance because frequently-called functions execute millions of times.

## 5.4 Dynamic Instruction Count Analysis

To measure the *actual* performance improvement, I created a script (calculate\_real\_performance.sh) that counts instructions in hot functions and multiplies by their call frequency.

## 5.4.1 Measurement Methodology

The script parses the assembly files to count instructions per function:

```
count_function_instructions() {
   local asm_file=$1
   local func_name=$2

# Extract function body and count instructions
# (excludes labels, directives, comments)
awk "

/^${func_name}:/ { in_func=1; next }

in_func && /^\.Lfunc_end/ { exit }

in_func && /^\s*[a-z]/ && !/^\s*\./ && !/:/ { count++ }

END { print count }

" "$asm_file"
```

Listing 14: Instruction counting function (calculate\_real\_performance.sh:23-35)

This AWK script:

- 1. Finds the function start label (e.g., sad\_4pixels:)
- 2. Counts lines containing instructions (excluding labels, directives like .size, and comments)
- 3. Stops at the function end marker (.Lfunc\_end)
- 4. Returns the instruction count

Then multiplies by known call frequencies:

```
1 SAD_STD=$(count_function_instructions "$ASM_STD" "sad_4pixels")
2 SAD_CUSTOM=$(count_function_instructions "$ASM_CUSTOM" "sad_4pixels")
3
4 BLOCKS=256  # 16x16 blocks in 128x128 frame
5 SEARCH_POSITIONS=289  # (2*8+1)^2 search positions
6 SAD_CALLS_PER_BLOCK=16  # 64 pixels / 4 pixels per SAD
7 TOTAL_SAD_CALLS=$((BLOCKS * SEARCH_POSITIONS * SAD_CALLS_PER_BLOCK))
8
9 TOTAL_STD_SAD=$((SAD_STD * TOTAL_SAD_CALLS))
10 TOTAL_CUSTOM_SAD=$((SAD_CUSTOM * TOTAL_SAD_CALLS))
```

```
11 SAVINGS_SAD=$((TOTAL_STD_SAD - TOTAL_CUSTOM_SAD))

12

13 printf "Dynamic instruction count (sad_4pixels only):\n"

14 printf " Standard: %'d instructions\n" $TOTAL_STD_SAD

15 printf " Custom: %'d instructions\n" $TOTAL_CUSTOM_SAD

16 printf " Reduction: %'d instructions (%.1f%%)\n" \

17 $SAVINGS_SAD $(echo "scale=1; 100*$SAVINGS_SAD/$TOTAL_STD_SAD" | bc)
```

Listing 15: Dynamic instruction calculation (calculate\_real\_performance.sh:52-67)

The call frequencies are derived from the benchmark algorithm:

- 256 blocks per frame  $(128 \times 128 \div 8 \times 8)$
- 289 search positions per block (17×17 window)
- 16 SAD calls per block comparison (64 pixels ÷ 4)
- Total:  $256 \times 289 \times 16 = 1{,}183{,}744 \text{ calls}$

#### 5.5 Performance Results

Running ./calculate\_real\_performance.sh produces the following analysis:

## 5.5.1 SAD Function (Motion Estimation)

```
sad_4pixels function:
```

Standard assembly: 29 instructions Custom assembly: 22 instructions Per-call savings: 7 instructions

Call frequency in motion estimation:

- Frame size: 128×128 pixels
- Blocks: 256 (8×8 pixels each)
- Search range: ±8 pixels = 289 positions per block
- SAD calls per block comparison: 16
- Total sad\_4pixels calls: 1,183,744

Dynamic instruction count (sad\_4pixels only):

Standard: 34,328,576 instructions Custom: 26,042,368 instructions

Reduction: 8,286,208 instructions (24.1%)

Motion estimation alone saves over 8 million instructions per frame. At 30 frames per second, this is 249 million instructions saved per second.

#### 5.5.2 Convolution Functions (Image Filtering)

Convolution operations per frame:

```
- 5\times5 Gaussian: 15376 pixels \times 25 ops = 384,400 multiply-adds - 3\times3 Sharpen: 15876 pixels \times 9 ops = 142,884 multiply-adds
```

- Total: 527,284 multiply-add operations

Standard: 2 instructions per MADD (MUL + ADD)

Custom: 1 instruction per MADD (MADD)

Savings: 527,284 instructions

Convolution filtering saves an additional 527K instructions by replacing multiply-add sequences with single MADD instructions.

#### 5.5.3 Overall Performance Improvement

#### TOTAL DYNAMIC INSTRUCTION COUNT

Hot path instructions executed:

Standard (RV32IM): 34,855,860 instructions Custom (RV32IM\_xbiriscv0p1): 26,042,368 instructions Reduction: 8,813,492 instructions

Performance improvement:

Instruction count reduction: 25.2%

Estimated speedup: 1.33x

The benchmark demonstrates a 25.2% reduction in executed instructions, corresponding to an estimated 1.33x speedup. This assumes all instructions take the same number of cycles. In practice, the speedup could be higher due to:

- Reduced branch mispredictions (CMOV/CSEL eliminate conditional branches)
- Better instruction cache utilization (smaller code size)
- Potential for custom instructions to execute faster than equivalent sequences

#### 5.5.4 Custom Instruction Impact Breakdown

#### Contribution to total speedup:

SAD (motion estimation): 94.0% MADD (convolution): 5.9% BREV (bit reversal): 0.0% CMOV/CSEL (branchless): 0.1%

The SAD instruction dominates the performance improvement, accounting for 94% of the instruction reduction. This aligns with the fact that motion estimation is the computational bottleneck in video encoding.

## 5.6 Interpretation and Context

The measured 1.33x speedup represents the instruction-level performance improvement for this specific video encoding workload. To contextualize this result, I compared it to similar academic RISC-V custom instruction projects found in recent literature:

- Encryption accelerators: 33-318x (highly specialized, single-purpose)
- CNN convolution accelerators: 5x (domain-specific neural network operations)
- Sparse matrix multiplication: "substantial speedups" (no specific numbers provided)
- General custom instruction theses: 1.3-5x typical range

The 1.33x speedup falls within the typical range for general-purpose custom instructions. Projects achieving 5-300x speedups are usually highly specialized accelerators targeting a single operation (e.g., AES encryption), whereas this project implements six diverse instructions across multiple application domains.

The key achievement is not the absolute speedup magnitude but the *completeness* of the implementation: hardware design, RTL integration, simulation verification, LLVM compiler support with automatic pattern recognition, and quantified performance measurement. Many academic projects achieve higher speedups but only implement hardware (no compiler support) or only support manual assembly coding (no pattern recognition).

## 6 Conclusion

This project successfully extended the BiRISCV dual-issue RISC-V processor core with six custom instructions, demonstrating a complete hardware-to-compiler workflow for ISA extensions. The implementation spans three major components: hardware RTL modifications, simulation and verification infrastructure, and compiler backend integration with automatic pattern recognition.

#### 6.1 Implemented Instructions

Six custom instructions were added to the BiRISCV core under the xbiriscv0p1 extension namespace:

- 1. CSEL (Conditional Select): 3-input conditional selection with zero-compare condition
- 2. BREV (Bit Reverse): 32-bit bitwise reversal
- 3. MADD (Multiply-Add): Fused 32-bit multiply-accumulate
- 4. TERNLOG: Programmable 2-input bitwise ternary logic with 8-bit LUT immediate
- 5. CMOV (Conditional Move): 2-input conditional move with register-based condition
- 6. **SAD** (Sum of Absolute Differences): SIMD-style sum of four byte-wise absolute differences with accumulator

I implemented all six instructions in Verilog, hooked them into the BiRISCV ALU pipeline, and verified everything in simulation using Icarus Verilog. Spent a lot of time in GTKWave looking at waveforms.

## 6.2 LLVM Compiler Integration

The compiler support was a big chunk of work. I added everything to LLVM 21.1.3 so you can use the custom instructions from C either by calling builtins explicitly or just writing normal C and letting the compiler find optimization opportunities. The integration involved:

- Instruction definitions in TableGen (RISCVInstrInfoBiRiscV.td)
- LLVM intrinsic declarations (IntrinsicsRISCV.td)
- Clang builtin function mappings (riscv\_biriscv.h)
- Automatic pattern recognition for CSEL, BREV, MADD, CMOV, and SAD
- Custom compiler pass (RISCVBiRiscVPatterns.cpp) for the complex SAD pattern

The pattern recognition means you don't have to litter your code with builtin calls. Write a \* b + c and you get MADD. Write cond ? a : b and you get CSEL. Write a byte-wise absolute difference loop and you get SAD. Your existing C code just gets faster without changes.

## 6.3 Key Technical Achievements

A few things were trickier than I expected:

Register File Port Expansion: BiRISCV normally has 4 read ports—2 per instruction for dual-issue. That's fine for standard RISC-V instructions which use two source registers. But five of my six custom instructions need *three* source registers (R4-type format). I could've just disabled dual-issue when a custom instruction shows up, but that felt like giving up. So I extended the register file to 6 read ports (3 per instruction). This way both instruction slots can still fire in parallel even when using three-operand custom instructions. Required modifying biriscv\_regfile.v and updating all the pipeline stage connections to route rs3 through.

Instruction Encoding: All six instructions squeeze into the Custom-3 opcode space (0x7B), differentiated by funct2/funct3/funct7 fields. TERNLOG's 8-bit immediate had to be split across two non-contiguous bit ranges (bits [31:27] and [14:12]) because there's just not enough room in the 32-bit instruction format when you also need three register fields. These encoding constraints are real.

**Pipeline Integration**: I didn't want to add pipeline stages—that would slow down the whole processor. Luckily, all the custom instructions fit into the existing ALU stage in a single cycle (except MADD, which reuses the out-of-pipeline multiplier that was already there). The processor stays dual-issue and maintains its 6-stage depth.

Pattern Matching Complexity: SAD was brutal. TableGen patterns aren't powerful enough to recognize "four consecutive absolute differences being accumulated," so I had to write a custom LLVM compiler pass (RISCVBiRiscVPatterns.cpp) that walks the IR looking for it. The pass has to recognize three different ways people write SAD in C (byte pointer loads, packed integers with zero-extension, sign-extended bytes with abs intrinsic). I borrowed the general approach from x86's X86PartialReduction.cpp.

Cast Transparency: The thing that took me forever to debug: LLVM inserts ZExt cast instructions all over the place during type conversions. My pattern matcher would hit a cast and give up. The fix was adding recursive look-through logic—when you hit a cast, keep digging until you find the actual byte value underneath. Once I got that working, pattern recognition finally succeeded.

## 6.4 Performance Impact

The video motion estimation benchmark shows the custom instructions actually help:

- Overall speedup:  $1.33 \times (25.2\%)$  fewer instructions)
- SAD operations:  $34.3M \rightarrow 26M$  instructions (24.1% reduction—this accounts for 94% of the total improvement)
- MADD operations: 527K instruction reduction (5.9% of total improvement)
- Per-function: sad\_4pixels went from 29 to 22 instructions (24.1% reduction)

The benchmark runs 1,183,744 SAD operations per frame (256 blocks  $\times$  289 search positions  $\times$  16 calls each) plus around 550,000 multiply-accumulates for convolution filtering. A 1.33 $\times$  speedup isn't earth-shattering, but it's solid for a custom instruction project. More importantly, everything works end-to-end—hardware implementation plus automatic compiler pattern recognition, not just manual assembly.

Individual instruction improvements:

- SAD: 18–34 instruction reduction per operation (25–94% depending on the pattern)
- MADD: Turns a 2-instruction sequence (MUL then ADD) into 1

- CSEL/CMOV: Eliminates branches for conditional assignments
- BREV: Replaces 50+ instruction bit-reversal loops with 1 instruction

These help in image processing (SAD for motion estimation), DSP (MADD for filters), bit manipulation (BREV for network protocols), and general control flow (CSEL/CMOV for branchless code).

#### 6.5 Limitations and Design Tradeoffs

Nothing's perfect. Here's what I gave up:

**TERNLOG Constraints**: I hardwired TERNLOG's third input to zero, so it only does 2-input logic. Why? Because you can't fit an 8-bit immediate and three source registers into 32 bits. I prioritized the runtime-programmable truth table over full 3-input capability. Also didn't bother with pattern recognition for TERNLOG—how often does typical C code contain recognizable 2-input boolean compound patterns? Almost never.

**Single-Cycle Execution**: All the custom instructions execute in one cycle (except MADD, which uses the existing multi-cycle multiplier). This keeps the pipeline simple, but it limits how complex an instruction can be. More sophisticated SIMD operations would need multi-cycle execution or extra pipeline stages, which I didn't want to add.

**No Vector Extension**: These are scalar 32-bit instructions. SAD does SIMD-style byte operations within a single register, but it's not a full RISC-V vector extension. That would've required way more hardware and a much bigger compiler change.

#### 6.6 Project Status

Everything's done and working. All six custom instructions:

- Run correctly in RTL simulation with verified waveforms
- Compile through LLVM with proper encoding
- Generate the right assembly output
- Support automatic pattern recognition (except TERNLOG)
- Are fully documented

They're ready for FPGA synthesis, though I didn't actually synthesize or do timing analysis—that would be the next step if you wanted to run this on real hardware.

#### 6.7 Lessons Learned

A few things I learned along the way:

- Encoding matters: The 32-bit instruction format is tight. TERNLOG can only do 2-input logic because there's no room for a third input register when you also need an 8-bit immediate.
- Pattern recognition is hard: Simple patterns (MADD, CSEL) work great with TableGen. Complex patterns (SAD) need custom compiler passes. Turns out recognizing "four consecutive absolute differences being accumulated" is way harder than recognizing "multiply then add."
- You have to understand LLVM: If you don't know how LLVM transforms IR (inserting casts, running optimization passes), your pattern matcher will fail in mysterious ways. I spent days debugging cast transparency.

- Waveforms save your life: GTKWave caught so many bugs. When the instruction count looks wrong, you open the waveform and see "oh, the decoder isn't recognizing this opcode" or "oh, rs3 is reading the wrong register." Hard to debug that without waveforms.
- Steal from the best: I looked at x86's X86PartialReduction.cpp for SAD pattern matching and borrowed the approach. No point reinventing the wheel.

#### 6.8 Final Remarks

I set out to add custom instructions to a RISC-V processor and actually use them from C code with automatic compiler support. That's what I did. Hardware works in simulation, LLVM generates the instructions automatically, and the benchmark shows a  $1.33 \times$  speedup on video motion estimation.

Is 1.33× world-changing? No. Specialized accelerators and industry SIMD get way bigger speedups. But this is a complete end-to-end implementation—hardware, verification, compiler, and benchmarks—that I built from scratch. The pattern recognition works without manual intervention, automatically finding and optimizing hot paths. SAD alone accounts for 94% of the instruction reduction.

The BiRISCV core with these six custom instructions runs faster on video encoding, image processing, DSP, and general computation. Programs compile with the standard RISC-V toolchain (LLVM with <code>-march=rv32im\_xbiriscv0p1</code>) and run on the extended core. The whole thing—source code, testbenches, waveforms, benchmarks, and this report—is documented and reproducible.

If you want to extend a RISC-V processor with custom instructions, this project shows one way to do it: pick your instructions, implement the hardware, write the compiler support, verify it works, and benchmark it. The methodology (especially dynamic instruction counting for performance measurement) applies to any ISA extension project.

## 7 References

#### 1. BiRISCV Core (Base Project)

ultraembedded. "biRISC-V - 32-bit dual issue RISC-V CPU."

GitHub repository: https://github.com/ultraembedded/biriscv

A dual-issue in-order RISC-V processor core implementing RV32IMZicsr, serving as the foundation for this custom instruction extension project.

#### 2. LLVM Compiler Infrastructure

LLVM Project. "The LLVM Compiler Infrastructure."

GitHub repository: https://github.com/llvm/llvm-project (release/21.x branch)

Version 21.1.3 used for compiler backend development, including TableGen instruction definitions, intrinsic declarations, builtin functions, and custom pattern recognition passes. Reference implementation: X86PartialReduction.cpp for SAD pattern matching approach.