## THE ARM INSTRUCTION SET

VisUAL emulates a subset of the ARM instruction set



## THE ARM INSTRUCTION SET

The two commented-out instructions are not part of the emulated subset



To analyze the encoding of these instructions the source assembly code (mov-movn-example.s) is translated to machine language (ML) using a real assembler (GNU arm-none-eabi-as)

```
Chute dip$ cat mov-movn-example.s

mov r0, #0xFF00FFFF

mvn r0, #0x00FF0000

mvn r0, #0xFF, 16

mov r0, #0x00FF0000

mvn r0, #0xFF00FFFF

mov r0, #0xFF00FFFF

mov r0, #0xFF, 16

Chute dip$ arm-none-eabi-as -g mov-movn-example.s -o mov-movn-example.o
```

The resulting object code (mov-movn-example.o) is then disassembled (GNU arm-none-eabi-objdump) revealing how the six instructions were encoded

```
Chute dip$ arm-none-eabi-objdump -d mov-movn-example.o
mov-movn-example.o:
                       file format elf32-littlearm
Disassembly of section .text:
00000000 <.text>:
   0:e3e008ff
                     r0, #16711680; 0xff0000
               mvn
  4:e3e008ff
                     r0, #16711680; 0xff0000
                mvn
                                                                        IMMEDIATE VALUE
   8:e3e008ff
                         #16711680: 0xff0000
                mvn
   c:e3a008ff
                     r0, #16711680; 0xff0000
                mov
                                                                          (BEFORE BIT
                     r0, #16711680; 0xff0000
  10:e3a008ff
                mov
                                                                           INVERSION)
  14: e3a008ff
                         #16711680; 0xff0000
                mov
 MACHINE
                                                                              ASSEMBLY
 LANGUAGE
                                                                             INSTRUCTION
INSTRUCTION
```

- The ML instructions to load an immediate into a register are MOV Rd, #Imm, Rotate and MVN Rd, #Imm, Rotate
  - The pseudo-instructions MOV Rd, #LegalValue32 and MVN Rd, #LegalValue32 are accepted by the Assembler
    - The Assembler takes care, if possible, of converting these into a MOV Rd, #Imm, Rotate and MVN Rd, #Imm, Rotate
    - $\rightarrow$  The three assembly instructions below share the same Machine Language encoding (mvn r0, #0xFF, 16)

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10  | 9    | 8   | 7 | 6   | 5  | 4   | 3    | 2  | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|-----|-----|------|-----|---|-----|----|-----|------|----|---|---|
| 1  | 1  | 1   | 0  | 0  | 0  | 1  | 1  | 1  | 1   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1   | 0   | 0    | 0   | 1 | 1   | 1  | 1   | 1    | 1  | 1 | 1 |
|    |    | E   |    |    | :  | 3  |    |    | I   |    |    |    | (  | )  |    |    | (  | )  |    |     | 8   | 3    |     |   | F   |    |     |      | F  |   |   |
| Г  |    | al  |    |    |    | i  |    | mv | /n  |    |    |    |    |    |    |    | r  | 0  |    | Rot | ate | =8x2 | =16 |   |     | In | ım= | =0xl | FF |   |   |
|    | Co | ond |    | 0  | 0  | 1  | C  | ρC | Coc | le | S  |    | R  | n  |    |    | R  | d  |    |     |     |      |     | O | oer | an | d2  |      |    |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| mov r0, #0xFF00FFFF  |             |                                 |
| mvn r0, #0x00FF0000  | E3E008FF    | mvnal r0, #0xFF, 16             |
| mvn r0, #0xFF, 16    |             |                                 |

- If the desired 32-bit immediate is 0x00FF0000
  - > Only one bit (bit 22) changes with respect to the encoding of mov r0, #0xFF00FFFF
    - ▶ The encoded instruction is mov r0, #0xFF, 16

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10    | 9    | 8   | 7 | 6   | 5  | 4   | 3    | 2  | 1 | 0 |
|----|----|-----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----|-------|------|-----|---|-----|----|-----|------|----|---|---|
| 1  | 1  | 1   | 0  | 0  | 0  | 1  | 1  | 1   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1   | 0     | 0    | 0   | 1 | 1   | 1  | 1   | 1    | 1  | 1 | 1 |
|    |    | E   |    |    | 1  | 3  |    |     | -   | 4  |    |    | (  | )  |    |    | (  | 9  |    |     | 8     | 3    |     |   | F   |    |     |      | F  |   |   |
|    | ā  | al  |    |    |    | i  |    | me  | ov  |    |    |    |    |    |    |    | r  | 0  |    | Rot | tate= | =8x2 | =16 |   |     | In | nm= | =0xl | FF |   |   |
|    | Co | ond |    | 0  | 0  | 1  | C  | )pC | Coc | le | S  |    | R  | n  |    |    | R  | d  |    |     |       |      |     | O | oer | an | d2  |      |    |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| mov r0, #0x00FF0000  |             |                                 |
| mvn r0, #0xFF00FFFF  | E3A008FF    | moval r0, #0xFF, 16             |
| mov r0, #0xFF, 16    |             |                                 |

- > Shifted register second operand with instruction specified shift amount
  - bits 11-7 contain the shift/rotate amount
  - bits 6-5 indicate one of the shift operations: LSL (0b00), LSR (0b01), ASR (0b10), and ROR (0b11)
  - ▶ bit 4 is 0, bits 3-0 indicate the register containing the value to be shifted or rotated

| 3 | 31: | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5  | 4  | 3 | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|----|----|---|---|---|---|
|   | 1   | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 1  | 1   | 1  | 0  | 0 | 0 | 0 | 0 |
|   |     | E  |    |    |    | -  | L  |    |    | ŀ   | 1  |    |    | (  | )  |    |    |    | L  |    |    | (  | ) |   |    | E   |    |    |   | ( |   |   |
|   |     | a  | ι  |    |    |    | r  |    | mo | )V  |    |    |    |    |    |    |    | r  | 1  |    |    |    | 1 |   |    | RO  | )R |    |   | r | 0 |   |
|   |     | Со | nd |    | 0  | 0  | I  | С  | ρC | Cod | le | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   | Or | oer | an | d2 |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| ror r1, r0, #1       |             |                                 |
| mov r1, r0, ROR #1   | E1A010E0    | moval r1, r0, ROR #1            |
|                      |             |                                 |

- > Shifted register second operand with instruction specified shift amount
  - bits 11-7 contain the shift/rotate amount
  - bits 6-5 indicate one of the shift operations: LSL (0b00), LSR (0b01), ASR (0b10), and ROR (0b11)
  - bit 4 is 0, bits 3-0 indicate the register containing the value to be shifted or rotated

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|----|----|---|---|---|---|
| 1  | 1  | 1   | 0  | 0  | 0  | 0  | 1  | 1  | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 1 | 1 | 0   | 0  | 0  | 0 | 0 | 0 | 0 |
|    |    | E   |    |    | :  | 1  |    |    |     | 4  |    |    | (  | )  |    |    | :  | L  |    |    | 1  | L |   |   | 8   | 3  |    |   | ( |   |   |
|    | ā  | al  |    |    |    | r  |    | mo | OV  |    |    |    |    |    |    |    | r  | 1  |    |    |    | 3 |   |   | LS  | SL |    |   | r | 0 |   |
|    | C  | ond |    | 0  | 0  | 1  | С  | ρC | Coc | le | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   | O | oer | an | d2 |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| lsl r1, r0, #3       |             |                                 |
| mov r1, r0, LSL #3   | E1A01180    | moval r1, r0, LSL #3            |
|                      |             |                                 |

- Rotate Right Extended (RRX) second operand (ROR special case)
  - > CPSR C flag as a 33rd bit
  - > Rotates right by 1 bit. Encoded as ROR #0, the assembler translates mov r1, r0, ROR #0 into mov r1, r0

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6   | 5  | 4  | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|-----|----|----|---|---|---|---|
| 1  | 1  | 1   | 0  | 0  | 0  | 0  | 1  | 1   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0  | 1   | 1  | 0  | 0 | 0 | 0 | 0 |
|    |    | E   |    |    | :  | 1  |    |     |     | 4  |    |    | (  | )  |    |    | :  | L  |    |    | (  | ) |   |    | 6   | 5  |    |   | ( |   |   |
|    | ā  | al  |    |    |    | r  |    | me  | OV  |    |    |    |    |    |    |    | r  | 1  |    |    |    | 0 |   |    | RF  | RX |    |   | r | 0 |   |
|    | Co | ond |    | 0  | 0  | 1  | C  | )p( | Coc | le | S  |    | R  | n  |    |    | R  | d  |    |    |    |   |   | Or | oer | an | d2 |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| rrx r1, r0           | E1A01060    | moval na DDV                    |
| mov r1, r0, RRX      | EIAUIUUU    | moval r1, r0, RRX               |
| mov r1, r0, ROR #0   | E1A01000    | moval r1, r0                    |

- > Shifted register second operand with register specified shift amount
  - ▶ bits 11-8 contain the shift/rotate amount, bit 7 must be set to 0
  - bits 6-5 indicate one of the shift operations: LSL (0b00), LSR (0b01), ASR (0b10), and ROR (0b11)
  - bit 4 is 1, bits 3-0 indicate the register containing the value to be shifted or rotated

| 3 | 313 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5  | 4  | 3 | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|---|---|---|-----|----|----|---|---|---|---|
|   | 1   | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1   | 0  | 0  | 0  | 1   | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1 | 0 | 0 | 0   | 1  | 1  | 0 | 1 | 1 | 1 |
|   |     | E  |    |    |    | (  | 9  |    |    |     | 1  |    |    | - 5 | 5  |    |    |    | 1  |    |    | 2  | 2 |   |   | 3   | 3  |    |   | 7 | 7 |   |
|   |     | a  | ι  |    |    |    | r  |    | SI | ıb  |    |    |    | r   | 5  |    |    | r  | 4  |    |    | 2  | 2 |   |   | LS  | SR |    |   | r | 7 |   |
|   |     | Со | nd |    | 0  | 0  | I  | С  | рC | Cod | le | S  |    | R   | n  |    |    | R  | d  |    |    |    |   |   | O | oer | an | d2 |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| sub r4,r5,r7,LSR r2  | E0454237    | subal r4, r5, r7, LSR r2        |

To analyze the encoding of these instructions the source assembly code (branch-example.s) is translated to machine language (ML) using the assembler (GNU arm-none-eabi-as)

```
Chute dip$ cat branch-example.s
  mov r0, #0xff
  b label
  mov r0, #0x00
label:
  add r1, r0, r0, lsl #2
Chute dip$ arm-none-eabi-as branch-example.s -o branch-example.o
```

 The resulting object code (branch-example.o) is then disassembled (GNU arm-none-eabi-objdump)



- Branch and Branch with Link instructions
  - bits 23-0 contain the offset value (two's complement); the offset is relative to the address of the branch instruction +2 words
    - the offset is shifted by two positions to the left and added to PC
  - bit 24 indicates whether the value PC-8 must be copied into LR (Link) before branching or not

| 31 | 3 | 029 | 28 | 27 | 26 | 25 | 24 | 23     | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|-----|----|----|----|----|----|--------|-----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1 | . 1 | 0  | 1  | 0  | 1  | 0  | 0      | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|    | Е |     |    | Α  |    |    |    |        | 0 0 |    |    |    |    |    |    |    |    | 0  |     |     | 0  |   |   |   | 0 |   |   |   | 0 |   |   |
|    |   | al  |    |    |    |    | В  | 000000 |     |    |    |    |    |    |    |    |    |    |     |     |    |   |   |   |   |   |   |   |   |   |   |
|    | C | ond |    |    |    |    | L  |        |     |    |    |    |    |    |    |    |    | (  | Off | set |    |   |   |   |   |   |   |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| b label              | EA000000    | bal c                           |

Branch with link example (branch-with-link-example.s)

```
Chute dip$ cat branch-with-link-example.s

mov r0, #0xff
bl label
b end

label:
add r1, r0, r0, lsl #2
mov pc, lr

end:
Chute dip$ arm-none-eabi-as branch-with-link-example.s -o branch-with-link-example.o
```

Disassembly of the Branch with Link example object code (branch-with-link-example.o)



- Branch and Branch with Link instructions
  - bits 23-0 contain the offset value (two's complement); the offset is relative to the address of the branch instruction +2 words
    - > the offset is shifted by two positions to the left and added to PC
  - bit 24 indicates whether the value PC-4 is copied into LR (Link) before branching or not

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11   | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|---------|----|----|----|----|----|----|----|----|----|----|-----|------|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 1   | 0  | 1  | 0  | 1  | 1  | 0       | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|    | E  |     |    |    | E  | 3  |    | 0 0     |    |    |    |    |    |    |    | 0  |    |    |     | 0    |    |   |   | 0 |   |   |   | 0 |   |   |   |
|    | ā  | al  |    |    |    |    | L  | 0000000 |    |    |    |    |    |    |    |    |    |    | -   |      |    |   |   |   |   |   |   |   |   |   |   |
|    | Co | ond |    |    |    |    | L  |         |    |    |    |    |    |    |    |    |    | (  | Off | fset | t  |   |   |   |   |   |   |   |   |   |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| bl label             | EB000000    | blal c                          |

Branch with Link and Branch eXchange example (branch-with-link-branch-exchange-example.s

```
Chute dip$ cat branch-with-link-example.s

mov r0, #0xff
bl label
b end

label:
add r1, r0, r0, lsl #2
bx lr

end:
Chute dip$ arm-none-eabi-as branch-with-link-branch-exchange-example.s -o branch-with-link-branch-exchange-example.s.o
```

 Disassembly of the Branch with Link and Branch eXchange example object code (branch-with-link-branch-exchange-example.o)



- Branch eXchange instruction
  - the target address is contained in the register specified in bits 3-0
  - execution continues in ARM state or Thumb state depending on the value of bit 0 of the target address
    - if the bit is set execution continues in Thumb mode, otherwise it continues in ARM-32 mode

| 31 | 30 | 029 | 28 | 27 | 26 | 25 | 24 | 23 | 22      | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | . 1 | 0  | 0  | 0  | 0  | 1  | 0  | 0       | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
|    |    | E   |    |    | :  | L  |    |    | 2 F F F |    |    |    |    |    |    |    |    |    | 1  | L  |    | Е |   |   |   |   |   |   |   |   |   |
|    |    | al  |    |    |    |    |    |    |         |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   | ι | r |   |
|    | C  | ond |    |    |    |    |    |    |         |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   | R | n |   |

| Assembly instruction | ML encoding | Encoded instruction in assembly |
|----------------------|-------------|---------------------------------|
| bx lr                | E12FFF1E    | bxal lr                         |

#### ARM ASSEMBLY PROGRAMMING

- Exercise 1 (ARM Assembly, Simulation)
  - Write an assembly program that loads 2 in register r0, 3 in r1 and puts r1+r2 into r2
    - This deals with basic ARM assembly syntax

#### ARM ASSEMBLY PROGRAMMING

- Exercise 2 (ARM Assembly, Simulation)
  - Write an assembly program that loads 2 in register r0 and then executes r0:=r0\*33
    - This deals with basic ARM assembly syntax and the flexible second operand

#### ARM ASSEMBLY PROGRAMMING

- Exercise 3 (ARM Assembly, Simulation)
  - Write an assembly program that loads 2 in register r0 and then executes r0:=r0\*15
    - This deals with basic ARM assembly syntax and the flexible second operand.