## **Explanation for Homework IV**

Speaker: Hong-Ming Shih (Eric)

Advisor: Lih-Yih Chiou

Date: 2021/12/01

#### Outline

- New Instructions
- Control and Status Register
- System
- Verification
- Simulation Commands
- Submission rule

## **New Instructions**

## New Instructions (1/3)

- CSR Instructions
  - Register
    - CSRRW (Atomic Read/Write CSR)
    - CSRRS (Atomic Read and Set Bits in CSR)
    - CSRRC (Atomic Read and Clear Bits in CSR)
  - >Immediate
    - CSRRWI (Atomic Read/Write CSR)
    - CSRRSI (Atomic Read and Set Bits in CSR)
    - CSRRCI (Atomic Read and Clear Bits in CSR)
- Trap-Return Instructions
  - MRET (Return from traps in Machine Mode)
- Interrupt-Management Instructions
  - WFI (Wait for Interrupt)

## New Instructions (2/3)

#### **Control and Status Register Instructions**

| 31 20     | 19 15     | 14 12  | 11 7 | 6 0                |          |                                                                                                    |
|-----------|-----------|--------|------|--------------------|----------|----------------------------------------------------------------------------------------------------|
| imm[11:0] | rs1       | funct3 | rd   | opcode             | Mnemonic | Description                                                                                        |
| csr       | rs1       | 001    | rd   | 1110011            | CSRRW    | rd = csr, if #rd!= 0<br>csr = rs1                                                                  |
| csr       | rs1       | 010    | rd   | rd 1110011 CSRRS c |          | rd = csr, if #rd != 0<br>csr = csr   rs1, if that csr bit is<br>writable and #rs1 != 0             |
| csr       | rs1       | 011    | rd   | 1110011            | CSRRC    | rd = csr, if #rd != 0<br>csr = csr & (~rs1), if that csr<br>bit is writable and #rs1 != 0          |
| csr       | uimm[4:0] | 101    | rd   | rd 1110011 CSRRW   |          | rd = csr, if #rd != 0<br>csr = uimm(zero-extend)                                                   |
| csr       | uimm[4:0] | 110    | rd   | 1110011 CSRRSI     |          | rd = csr, if #rd != 0 csr = csr   uimm(zero-extend), if that csr bit is writable and uimm != 0     |
| csr       | uimm[4:0] | 111    | rd   | 1110011            | CSRRCI   | rd = csr, if #rd != 0 csr = csr & (~uimm(zero- extend)), if that csr bit is writable and uimm != 0 |

#### Low Power High Performance VLSI Design Lab

## New Instructions (3/3)

#### **Trap-Return Instructions**

| 31      | 20    | 19 15 | 14 12  | 11 7  | 6 0     |          |                                   |
|---------|-------|-------|--------|-------|---------|----------|-----------------------------------|
| imm[1   | 1:0]  | rs1   | funct3 | rd    | opcode  | Mnemonic | Description                       |
| 0011000 | 00010 | 00000 | 000    | 00000 | 1110011 | MRET     | Return from traps in Machine Mode |

#### Interrupt-Management Instructions

| 31 |        | 20    | 19  | 15 | 14  | 12   | 11 | 7    | 6  | 0     |          |                    |
|----|--------|-------|-----|----|-----|------|----|------|----|-------|----------|--------------------|
|    | imm[11 | :0]   | rs] | L  | fun | ict3 |    | rd   | op | code  | Mnemonic | Description        |
| 00 | 001000 | 00101 | 000 | 00 | 00  | 00   | 0  | 0000 | 11 | 10011 | WFI      | Wait for interrupt |

# Control and Status Register

#### **CSR**

- Three level
  - User-level
  - Supervisor-level
  - Machine-level

| Address | Privilege | Name      | Description                                 |
|---------|-----------|-----------|---------------------------------------------|
| 0x300   | M         | mstatus   | Machine status register                     |
| 0x304   | M         | mie       | Machine interrupt-enable register           |
| 0x305   | M         | mtvec     | Machine Trap-Vector Base-Address register   |
| 0x341   | M         | mepc      | Machine exception program counter           |
| 0x344   | M         | mip       | Machine interrupt pending register          |
| 0xB00   | M         | mcycle    | Lower 32bits of cycle counter               |
| 0xB02   | M         | minstret  | Lower 32bits of instruction-retired counter |
| 0xB80   | M         | mcycleh   | Upper 32bits of cycle counter               |
| 0xB82   | M         | minstreth | Upper 32bits of instruction-retired counter |

Table 1-4: CSR in machine-level

Low Power High Performance VLSI Design Lab

#### CSR - mstatus

- Machine status register
- Keep track of and controls the current operating state.

| 31 | 30   | 23 | 22  | 21 | 20  | 19  | 18  | 17   |   |
|----|------|----|-----|----|-----|-----|-----|------|---|
| SD | WPRI |    | TSR | TW | TVM | MXR | SUM | MPRV |   |
| 1  | 8    |    | 1   | 1  | 1   | 1   | 1   | 1    | _ |

| 16 15   | 14 13   | 12 11    | 10 9 | 8   | 7    | 6    | 5    | 4    | 3   | 2    | 1   | 0   |
|---------|---------|----------|------|-----|------|------|------|------|-----|------|-----|-----|
| XS[1:0] | FS[1:0] | MPP[1:0] | WPRI | SPP | MPIE | WPRI | SPIE | UPIE | MIE | WPRI | SIE | UIE |
| 2       | 2       | 2        | 2    | 1   | 1    | 1    | 1    | 1    | 1   | 1    | 1   | 1   |

- MIE: Global Interrupt-enable bits
- MPIE: Holds the value of the interruptenable bit active prior to the trap
- MPP: Holds the previous privilege mode
- Other bits can hardwire to 0.
- MIE will be written by instruction initially
- WFI should be unaffected by MIE

- When interrupt is taken
  - ➤ MPIF <= MIF
  - > MIE <= 0
  - ➤ MPP <= 2'b11(machine mode)
- When interrupt is return
  - ➤ MPIE <= 1
  - ➤ MIE <= MPIE
  - ➤ MPP <= 2'b11(machine mode)

Low Power High Performance VLSI Design Lab

#### CSR - mtvec

- Machine Trap-Vector Base-Address Register
- Store the address where ISR start(Trap)

| XLEN-1                | 2 1    | 0     |
|-----------------------|--------|-------|
| BASE[XLEN-1:2] (WARL) | MODE ( | WARL) |
| XLEN-2                | 2      |       |

- Mode
  - 0: Direct: The pc to be set to the address in the BASE field.
  - 1: Vectored: The pc to be set to the address in the BASE field plus 4\*the interrupt cause number
- In this homework, only implement the Direct mode, so
  - > PC <= { mtvec[31:2],2'b00 }
- mtvec is hardwire to 0x0001\_0000
  - The address where the trap is set.

#### CSR – mip & mie

- Machine Interrupt Registers
- mip: Machine interrupt-pending register

| XLEN-1 12 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------|------|------|------|------|------|------|------|------|------|------|------|------|
| WIRI      | MEIP | WIRI | SEIP | UEIP | MTIP | WIRI | STIP | UTIP | MSIP | WIRI | SSIP | USIP |
| XLEN-12   | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

- MEIP: Indicates a machine-mode external interrupt is pending
  - Connect to the external interrupt signal
  - Need check MEIE value
- Other bits hardwire to 0
- mie: Machine interrupt-enable register

| XLEN-1 12 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------|------|------|------|------|------|------|------|------|------|------|------|------|
| WPRI      | MEIE | WPRI | SEIE | UEIE | MTIE | WPRI | STIE | UTIE | MSIE | WPRI | SSIE | USIE |
| XLEN-12   | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

- MEIE: External interrupt enable
  - ➤ MEIE is set by CSR instructions
- Other bits hardwire to 0

WFI shouldn't ignore the MEIE

Low Power High Performance VLSI Design Lab

#### CSR - mepc

Machine Exception Program Counter

| XLEN-1 | 0 |
|--------|---|
| mepc   |   |
| XLEN   |   |

- When interrupt is taken
  - ➤ If the interrupt is taken when WFI is currently executed, store the following instruction
    - > mepc <= pc+4
  - ➤ Otherwise, store the address of the instruction that encountered the interrupt
    - > mepc <= pc
- When interrupt return
  - pc <= mepc</pre>

#### CSR – Hardware Performance Monitor

- mcycleh & mcycle
  - Holds the number of cycles that hardware has executed
  - Divide 64-bit mcycle into mcycleh and mcycle
- Count every cycle
  mcycleh

  mcycleh
  mcycle
- minstreth & minstret
  - Holds the number of instructions that CPU has completed
  - Divide 64-bit minstret into minstreth and minstret
- Count when instruction retired

  minstreth

  minstret

  minstret

# System

#### Slave Configuration

**Table 1-5: Slave configuration** 

| NAME        | Number  | Start address | End address |
|-------------|---------|---------------|-------------|
| ROM         | Slave 0 | 0x0000_0000   | 0x0000_1FFF |
| IM          | Slave 1 | 0x0001_0000   | 0x0001_FFFF |
| DM          | Slave 2 | 0x0002_0000   | 0x0002_FFFF |
| sensor_ctrl | Slave 3 | 0x1000_0000   | 0x1000_03FF |
| DRAM        | Slave 4 | 0x2000_0000   | 0x201F_FFFF |

You should design all slave wrappers !!

## ROM (1/2)

|     |              |        | System s | signals                     |  |  |  |  |
|-----|--------------|--------|----------|-----------------------------|--|--|--|--|
|     | CK           | input  | 1        | System clock                |  |  |  |  |
|     |              |        | Memory   | ports                       |  |  |  |  |
|     | DO           | output | 32       | ROM data output             |  |  |  |  |
|     | OE           | input  | 1        | Output enable (active high) |  |  |  |  |
| ROM | CS           | input  | 1        | Chip select (active high)   |  |  |  |  |
| KOM | A            | input  | 12       | ROM address input           |  |  |  |  |
|     | Memory Space |        |          |                             |  |  |  |  |
|     | Memory_byte0 | reg    | 8        | Size: [0:4095]              |  |  |  |  |
|     | Memory_byte1 | reg    | 8        | Size: [0:4095]              |  |  |  |  |
|     | Memory_byte2 | reg    | 8        | Size: [0:4095]              |  |  |  |  |
|     | Memory_byte3 | reg    | 8        | Size: [0:4095]              |  |  |  |  |

## DRAM (1/3)

|      | System signals |        |    |                            |
|------|----------------|--------|----|----------------------------|
|      | CK             | input  | 1  | System clock               |
|      | RST            | input  | 1  | System reset (active high) |
|      | Memory ports   |        |    |                            |
|      | CSn            | input  | 1  | DRAM Chip Select           |
|      | CSII           |        |    | (active low)               |
|      | WEn            | input  | 4  | DRAM Write Enable          |
|      |                | прис   | 4  | (active low)               |
|      | RASn           | input  | 1  | DRAM Row Access Strobe     |
|      | KASII          |        |    | (active low)               |
| DRAM | CASn           | input  | 1  | DRAM Column Access Strobe  |
|      |                |        |    | (active low)               |
|      | A              | input  | 11 | DRAM Address input         |
|      | D              | input  | 32 | DRAM data input            |
|      | Q              | output | 32 | DRAM data output           |
|      | VALID          | output | 1  | DRAM data output valid     |
|      | Memory space   |        |    |                            |
|      | Memory_byte0   | reg    | 8  | Size: [0:2097151]          |
|      | Memory_byte1   | reg    | 8  | Size: [0:2097151]          |
|      | Memory_byte2   | reg    | 8  | Size: [0:2097151]          |
|      | Memory_byte3   | reg    | 8  | Size: [0:2097151]          |

★ Row address is 11-bit and column address is 10-bit

Low Power High Performance VLSI Design Lab

#### System



Low Power High Performance VLSI Design Lab

## Sensor Controller (1/3)

|             | System signals  |        |       |                                        |
|-------------|-----------------|--------|-------|----------------------------------------|
|             | clk             | input  | 1     | System clock                           |
|             | rst             | input  | 1     | System reset (active high)             |
|             | sctrl_en        | input  | 1     | Sensor controller enable (active high) |
|             | sctrl_clear     | input  | 1     | Sensor controller clear (active high)  |
| sensor_ctrl | sctrl_addr      | input  | 6     | Sensor controller address              |
|             | sctrl_interrupt | output | 1     | Sensor controller interrupt            |
|             | sctrl_out       | output | 32    | Sensor controller data output          |
|             | sensor_ready    | input  | 1     | Sensor data ready                      |
|             | sensor_out      | input  | 32    | Data from sensor                       |
|             | sensor_en       | output | 1     | Sensor enable (active high)            |
|             | Memory space    |        | space |                                        |
|             | mem             | logic  | 32    | Size: [0:63]                           |

#### Sensor Controller (2/3)

- Sensor generates a new data every 1024 cycles
- Sensor controller stores data to its local memory
- When local memory is full (64 data), sensor controller will stop requesting data (sensor\_en = 0) and assert interrupt (sctrl\_interrupt = 1)
- CPU load data from sensor controller and store it to DM
- Write non-zero value in 0x1000\_0100 or 0x1000\_0200 to enable stcrl en or stcrl clear

| Address                   | Mapping          |
|---------------------------|------------------|
| 0x1000_0300 - 0x1000_03FF | mem[0] – mem[63] |
| 0x1000_0100               | stcrl_en         |
| 0x1000_0200               | stcrl_clear      |

#### Sensor Controller (3/3)

- Any access from address 0x1000\_0000 to 0x1000\_03FF should be uncacheable, which means that D-cache should pass data between CPU and CPU wrapper without writing it into cache memory.
- Add following code in L1C\_data.sv and use this logic to decide whether to write valid bit, tag array, and data array in L1C\_data when read miss.

```
logic cacheable;
always_comb cacheable = (core_addr[31:16] != 16'h1000);
```

# Verification

#### Verification (1/7)

- Prog0
  - Booting + Testing 43 instructions (Provided by TA)
- Prog1
  - >Booting + Interrupt mechanism verification
- Prog2
  - Matrix multiplication

#### Verification (2/7)

- Booting
  - The booting program is stored in ROM
  - Moves data from DRAM to IM and DM

```
extern unsigned int dram i start;
extern unsigned int dram i end;
extern unsigned int imem start;
extern unsigned int
                     sdata start;
extern unsigned int
                     sdata end;
extern unsigned int
                     sdata paddr start;
extern unsigned int
                     data start;
extern unsigned int
                     data end;
extern unsigned int
                     data paddr start;
```

## Verification (3/7)

- dram i start = instruction start address in DRAM.
- dram i end = instruction end address in DRAM.
- \_imem\_start = instruction start address in IM



## Verification (4/7)

- \_data\_start = Main\_data start address in DM.
- \_data\_end = Main\_data end address in DM.
- \_data\_paddr\_start = Main\_data start address in DRAM



## Verification (5/7)

- \_sdata\_start = Main\_data start address in DM.
- \_sdata\_end = Main\_data end address in DM.
- \_sdata\_paddr\_start = Main\_data start address in DRAM



## Verification (6/7)

- Interrupt
  - > When sensor controller is full, it will interrupt CPU
  - >ISR (isr.S)will be activated and copy data to DM. Then, reset the counter of sensor controller
  - > When copy is done, ISR return to main program
  - >After 4 groups of data are copied, the copied data will be sorted.
    - This process executes 2 times.

result.5 result.6 result.7 result.8

## Verification(7/7)

#### Matrix Multiplication



# Simulation command

## Simulation (1/2)

Table B-1: Simulation commands (Partial)

| Simulation Level          | Command      |  |
|---------------------------|--------------|--|
| Problem1                  |              |  |
| RTL                       | make rtl_all |  |
| Post-synthesis (optional) | make syn_all |  |

Table B-2: Makefile macros (Partial)

| Situation                                    | Command                 | Example          |
|----------------------------------------------|-------------------------|------------------|
| RTL simulation for progX                     | make rtlX               | make rtl0        |
| Post-synthesis simulation for progX          | make synX               | make syn1        |
| Dump waveform (no array)                     | make {rtlX,synX} FSDB=1 | make rtl2 FSDB=1 |
| Dump waveform (with array)                   | make {rtlX,synX} FSDB=2 | make syn3 FSDB=2 |
| Open nWave without file pollution            | make nWave              |                  |
| Open Superlint without file pollution        | make superlint          |                  |
| Open DesignVision without file pollution     | make dv                 |                  |
| Synthesize your RTL code (You need write     | make synthesize         |                  |
| synthesis.tcl in script folder by yourself)  | make synthesize         |                  |
| Delete built files for simulation, synthesis | make clean              |                  |
| or verification                              | illake Cleali           |                  |
| Check correctness of your file structure     | make check              |                  |
| Compress your homework to tar format         | make tar                |                  |

## Simulation (2/2)

Table B-3: Simulation commands

| Situation                                                          | Command      |
|--------------------------------------------------------------------|--------------|
| Run JasperGold VIP on AXI bridge without file pollution (RTL only) | make vip_b   |
| Open Innovus without file pollution                                | make innovus |

# Submission rule

#### Credit

- Report
  - >35%
- Simulation
  - > Each program has 5%. Get full credit if not error.
  - > Each design has 15% (5%\*3)
  - Total is 45% (15%\*3)
- Performance & Area
  - >20%

- Report and show screenshots of your prog0 to prog2 simulation time after APR and total cell area of your design.
- 20% homework credit will be given based on your design performance & area
  - The result of PA will be ranked into 5 groups, each group has its credit point.
  - Only those who pass all APR simulation will have the chance to get PA credit

| Rank  | Credit |                      |
|-------|--------|----------------------|
| Tier1 | 20     | Top 20% of PA result |
| Tier2 | 16     | Top 40% of PA result |
| Tier3 | 12     | Top 60% of PA result |
| Tier4 | 8      | Top 80% of PA result |
| Tier5 | 4      |                      |
| Tier6 | 0      | Fail in APR          |

Performace(P) = 
$$\sum_{i=0}^{2}$$
 simulation time of progi

Area(A) = total cell area of your design

#### Report Requirements

- Proper explanation of your design is required for full credits.
- Block diagrams shall be drawn to depict your designs.
- Show your screenshots of the waveforms and the simulation results on the terminal for the different test cases in your report and illustrate the correctness of your results.
- Explain your C code of booting process.
- Explain your C code of program2.
- Explain how the interrupt mechanism work
- Report the number of lines of your RTL code, the results of running Superlint and 3~5 most frequent warning/errors in your code. Describe how you modify your code to comply with Superlint.

#### Report Requirements

- Please use the Submission Cover
- Please don't paste your code in the report
  - The code of program is allowed for the explanation
- Summary and Lessons learned
  - Please put the Summary table in page2, and clearly list the completed and unfinished parts
- If two people are in a group, the contribution must be written (please put the contribution on the second page)
  - >Ex: A(N26071234) 55%, B(N26075678) 45%
  - >Total 100%
  - You don't need to write if you own a group

## File Upload(1/2)

- ■依照檔案結構壓縮成 ".tar" 格式
  - ▶在Homework主資料夾(N260XXXXX)使用make tar產生的tar檔即可符 合要求
- ■檔案結構請依照作業說明
- ➡請勿附上檔案結構內未要求繳交的檔案
  - >在Homework主資料夾(N260XXXXX)使用make clean即可刪除不必要的檔案
- ➡請務必確認繳交檔案可以在SoC實驗室的工作站下compile, 且功能正常
- ■無法compile將直接以0分計算
- ■請勿使用generator產生code再修改
- ■禁止抄襲

## File Upload(2/2)

- ■一組只需一個人上傳作業到Moodle
  - >兩人以上都上傳會斟酌扣分
- ■壓縮檔、主資料夾名稱、Report名稱、StudentID檔案內的 學號都要為上傳者的學號,其他人則在Submission Cover 內寫上自己的學號。
  - ▶Ex: A(N26101234)負責上傳,組員為B(N26105678)
  - ▶N26101234.tar (壓縮檔) N26101234 (主資料夾) N26101234.docx (Report, Cover寫上兩者的學號)

#### Deadline

- ▶2021/12/29 (三) 14:00前上傳
  - >不接受遲交,請務必注意時間
  - ➤Moodle只會留存你最後一次上傳的檔案,檔名只要是「N260XXXXX.tar」即可,不需要加上版本號

# Thanks for your participation and attendance!!