#### HOMEWORK IV

Due day: 14:00 Dec. 29 (Wednesday), 2021

## Introduction

In this homework, you need to complete the design of the CPU with the appropriate control status register (CSR) and interrupt implemented, add more instructions to the CPU and do the automatic place and route (APR). You also need to write a simple program to booting your CPU. The CPU, the sensor controller and the memories (ROM, SRAM and DRAM) need to be attached to the AXI (mentioned in *HOMEWORK II*) to form a mini system.

## General rules for deliverables

- This homework needs to be completed by INDIVIDUAL student or a TEAM. Only one submission is needed for a team. You MUST write down you and your teammate's name on the submission cover of the report. Otherwise duplication of other people's work may be considered cheating.
- Compress all files described in the problem statements into one tar file.
- Submit the compressed file to the course website before the due day.

  Warning! AVOID submitting in the last minute. Late submission is not accepted.

## **Grading Notes**

- Important! DO remember to include your SystemVerilog code. NO code, NO grades. Also, if your code can not be recompiled by TA successfully using tools in SoC Lab and commands in Appendix B, you will receive NO credit.
- Write your report seriously and professionally. Incomplete description and information will reduce your chances to get more credits.
- If extra works (like synthesis, post-simulation or additional instructions) are done, please describe them in your final report clearly for bonus points.
- Please follow course policy.
- Verilog and System Verilog generators aren't allowed in this course.

#### HOMEWORK IV

## **Deliverables**

- 1. All SystemVerilog codes including components, testbenches and machine codes for each lab exercise. NOTE: Please DO NOT include source codes in the report!
- 2. Write a homework report in MS word and follow the convention for the file name of your report: N260xxxxx.docx. Please save as docx file format and replace N260xxxxx with your student ID number. (Let the letter be uppercase.) If you are a team, you should name your report, top folder and compressed file with the student ID number of the person uploading the file. The other should be written on the submission cover of your report, or you will receive NO credit.
- 3. Organize your files as the hierarchy in Appendix A.

## **Report Writing Format**

- a. Use the submission cover from the course website.
- b. A summary in the beginning to state what has been done.
- c. Report requirements from each problem.
- d. Describe the major problems you encountered and your resolutions.
- e. Lessons learned from this homework.

#### HOMEWORK IV

## **Problem1** (100/100)

## 1.1 Problem Description

A CPU needs interrupts to communicate with other cores or devices. In this problem, you have to implement CSR to support interrupt operations and some new instructions for your RISC-V CPU from *HOMEWORK III*, synthesize the top module and complete physical design using APR tool.

Your CPU should have following new features:

- a. The RISC-V ISA with 8 more specified instructions.
- b. Has CSR and interrupt mechanism.

A more detailed description of this problem can be found in Section 1.4.

## 1.2 Block Overview



Fig. 1-1: System block diagram

### HOMEWORK IV

# 1.3 Module Specification

Table 1-1: Module naming rule

| Cata       | Name                  |                        |              |             |  |  |  |  |  |  |
|------------|-----------------------|------------------------|--------------|-------------|--|--|--|--|--|--|
| Category   | File                  | Module                 | Instance     | SDF         |  |  |  |  |  |  |
| RTL        | top.sv                |                        | TOP          |             |  |  |  |  |  |  |
| Gate-Level | top_syn.v             | top                    | TOP          | top_syn.sdf |  |  |  |  |  |  |
| Physical   | top_pr.v              |                        | TOP          | top_pr.sdf  |  |  |  |  |  |  |
| RTL        | L1C_inst.sv           | L1C_inst               | L1CI         |             |  |  |  |  |  |  |
| RTL        | L1C_data.sv           | L1C_data               | L1CD         |             |  |  |  |  |  |  |
| RTL        | AXI.sv                | AXI                    | AXI          |             |  |  |  |  |  |  |
| RTL        | SRAM_wrapper.sv       | SRAM_wrapper           | IM1          |             |  |  |  |  |  |  |
| RTL        | SRAM_wrapper.sv       | SRAM_wrapper           | DM1          |             |  |  |  |  |  |  |
| RTL        | SRAM_rtl.sv           | SRAM                   | i_SRAM       |             |  |  |  |  |  |  |
| RTL        | tag_array_wrapper.sv  | tag_array_<br>wrapper  | TA           |             |  |  |  |  |  |  |
| RTL        | tag_array_rtl.sv      | tag_array              | i_tag_array  |             |  |  |  |  |  |  |
| RTL        | data_array_wrapper.sv | data_array_<br>wrapper | DA           |             |  |  |  |  |  |  |
| RTL        | data_array_rtl.sv     | data_array             | i_data_array |             |  |  |  |  |  |  |
| Behavior   | ROM.v                 | ROM                    | i_ROM        |             |  |  |  |  |  |  |
| Behavior   | DRAM.v                | DRAM                   | i_DRAM       |             |  |  |  |  |  |  |
| RTL        | sensor_ctrl.sv        | sensor_ctrl            | sensor_ctrl  |             |  |  |  |  |  |  |

Table 1-2: Module signals

| Module | Specifications      |        |      |                            |  |  |  |  |  |  |  |
|--------|---------------------|--------|------|----------------------------|--|--|--|--|--|--|--|
|        | Name                | Signal | Bits | Function explanation       |  |  |  |  |  |  |  |
|        | System signals      |        |      |                            |  |  |  |  |  |  |  |
|        | clk                 | input  | 1    | System clock               |  |  |  |  |  |  |  |
| 40.0   | rst                 | input  | 1    | System reset (active high) |  |  |  |  |  |  |  |
| top    | Connect with Sensor |        |      |                            |  |  |  |  |  |  |  |
|        | sensor_ready        | input  | 1    | Ready signal from sensor   |  |  |  |  |  |  |  |
|        | sensor_out          | input  | 32   | Data from sensor           |  |  |  |  |  |  |  |
|        | sensor_en           | output | 1    | Enable signal to sensor    |  |  |  |  |  |  |  |

### HOMEWORK IV

|     |              | Connec | ct with R | OM                                     |  |  |
|-----|--------------|--------|-----------|----------------------------------------|--|--|
|     | ROM_out      | input  | 32        | Data from ROM                          |  |  |
|     | ROM_read     | output | 1         | ROM output enable                      |  |  |
|     | ROM_enable   | output | 1         | Enable ROM                             |  |  |
|     | ROM_address  | output | 12        | Address to ROM                         |  |  |
|     |              | Connec | t with DF | RAM                                    |  |  |
|     | DRAM_Q       | input  | 32        | Data from DRAM                         |  |  |
|     | DRAM_valid   | input  | 1         | DRAM output data valid                 |  |  |
|     | DRAM_CSn     | output | 1         | DRAM Chip Select (active low)          |  |  |
|     | DRAM_WEn     | output | 4         | DRAM Write Enable (active low)         |  |  |
|     | DRAM_RASn    | output | 1         | DRAM Row Access Strobe (active low)    |  |  |
|     | DRAM_CASn    | output | 1         | DRAM Column Access Strobe (active low) |  |  |
|     | DRAM_A       | output | 11        | Address to DRAM                        |  |  |
|     | DRAM_D       | output | 32        | Data to DRAM                           |  |  |
|     |              | Syst   | em signa  | ls                                     |  |  |
|     | CK           | input  | 1         | System clock                           |  |  |
|     |              | Men    | nory port | S                                      |  |  |
|     | DO           | output | 32        | ROM data output                        |  |  |
|     | OE           | input  | 1         | Output enable (active high)            |  |  |
| ROM | CS           | input  | 1         | Chip select (active high)              |  |  |
| KOM | A            | input  | 12        | ROM address input                      |  |  |
|     |              | Men    | nory Spac | ce                                     |  |  |
|     | Memory_byte0 | reg    | 8         | Size: [0:4095]                         |  |  |
|     | Memory_byte1 | reg    | 8         | Size: [0:4095]                         |  |  |
|     | Memory_byte2 | reg    | 8         | Size: [0:4095]                         |  |  |
|     | Memory_byte3 | reg    | 8         | Size: [0:4095]                         |  |  |

### HOMEWORK IV

|             | Name            | Signal            | Bits     | Function explanation                   |  |  |  |  |  |
|-------------|-----------------|-------------------|----------|----------------------------------------|--|--|--|--|--|
|             |                 | S                 | ystem si | gnals                                  |  |  |  |  |  |
|             | clk             | input             | 1        | System clock                           |  |  |  |  |  |
|             | rst             | input             | 1        | System reset (active high)             |  |  |  |  |  |
|             | sctrl_en        | input             | 1        | Sensor controller enable (active high) |  |  |  |  |  |
|             | sctrl_clear     | input             | 1        | Sensor controller clear (active high)  |  |  |  |  |  |
| sensor_ctrl | sctrl_addr      | input             | 6        | Sensor controller address              |  |  |  |  |  |
|             | sctrl_interrupt | output            | 1        | Sensor controller interrupt            |  |  |  |  |  |
|             | sctrl_out       | output            | 32       | Sensor controller data output          |  |  |  |  |  |
|             | sensor_ready    | input             | 1        | Sensor data ready                      |  |  |  |  |  |
|             | sensor_out      | input             | 32       | Data from sensor                       |  |  |  |  |  |
|             | sensor_en       | output            | 1        | Sensor enable (active high)            |  |  |  |  |  |
|             | Memory space    |                   |          |                                        |  |  |  |  |  |
|             | mem             | logic             | 32       | Size: [0:63]                           |  |  |  |  |  |
|             | System signals  |                   |          |                                        |  |  |  |  |  |
|             | CK              | input 1 System of |          | System clock                           |  |  |  |  |  |
|             | RST             | input             | 1        | System reset (active high)             |  |  |  |  |  |
|             | Memory ports    |                   |          |                                        |  |  |  |  |  |
|             | CSn             | input             | 1        | DRAM Chip Select (active low)          |  |  |  |  |  |
|             | WEn             | input             | 4        | DRAM Write Enable (active low)         |  |  |  |  |  |
| DRAM        | RASn            | input             | 1        | DRAM Row Access Strobe (active low)    |  |  |  |  |  |
| DRAW        | CASn            | input             | 1        | DRAM Column Access Strobe (active low) |  |  |  |  |  |
|             | A               | input             | 11       | DRAM Address input                     |  |  |  |  |  |
|             | D               | input             | 32       | DRAM data input                        |  |  |  |  |  |
|             | Q               | output            | 32       | DRAM data output                       |  |  |  |  |  |
|             | VALID           | output            | 1        | DRAM data output valid                 |  |  |  |  |  |
|             |                 | N                 | Memory s | space                                  |  |  |  |  |  |
|             | Memory_byte0    | reg               | 8        | Size: [0:2097151]                      |  |  |  |  |  |
|             | Memory_byte1    | reg               | 8        | Size: [0: 2097151]                     |  |  |  |  |  |
|             | Memory_byte2    | reg               | 8        | Size: [0: 2097151]                     |  |  |  |  |  |

### HOMEWORK IV

| Memory_byte3 | reg | 8 | Size: [0: 2097151] |
|--------------|-----|---|--------------------|
|--------------|-----|---|--------------------|

## 1.4 Detailed Description

You should implement the additional instructions in Table 1-3 and the CSRs in Table 1-4. You only need to implement Machine Mode.

Table 1-3: Instruction lists

## System

| 31      | 20    | 19 15     | 14 12  | 11 7  | 6 0     |          |                                |
|---------|-------|-----------|--------|-------|---------|----------|--------------------------------|
| imm[1   | 1:0]  | rs1       | funct3 | rd    | opcode  | Mnemonic | Description                    |
|         |       | 1         | 001    | 1     | 1110011 | CCDDW    | rd = csr, if #rd != 0          |
| csr     | •     | rsl       | 001    | rd    | 1110011 | CSRRW    | csr = rs1                      |
|         |       |           |        |       |         |          | rd = csr, if #rd != 0          |
| csr     |       | rs1       | 010    | rd    | 1110011 | CSRRS    | $csr = csr \mid rs1$ , if that |
| CSI     |       | 151       | 010    | 14    | 1110011 | CSKKS    | csr bit is writable and        |
|         |       |           |        |       |         |          | #rs1 != 0                      |
|         |       |           |        |       |         |          | rd = csr, if #rd!= 0           |
| cer     |       | rs1       | 011    | rd    | 1110011 | CSRRC    | $csr = csr \& (\sim rs1)$ , if |
| csr     |       | 181       | 011    | Iu    | 1110011 | CSKKC    | that csr bit is writable       |
|         |       |           |        |       |         |          | and #rs1 != 0                  |
|         |       |           |        | rd    | 1110011 |          | rd = csr, if #rd != 0          |
| csr     |       | uimm[4:0] | 101    |       |         | CSRRWI   | csr = uimm(zero-               |
|         |       |           |        |       |         |          | extend)                        |
|         |       |           |        |       | 1110011 |          | rd = csr, if #rd!= 0           |
|         |       |           |        | rd    |         |          | csr = csr   uimm(zero-         |
| csr     |       | uimm[4:0] | 110    |       |         | CSRRSI   | extend), if that csr bit       |
|         |       |           |        |       |         |          | is writable and                |
|         |       |           |        |       |         |          | uimm!=0                        |
|         |       |           |        |       |         |          | rd = csr, if #rd != 0          |
|         |       |           |        |       |         |          | csr = csr &                    |
| oer     |       | uimm[4:0] | 111    | rd    | 1110011 | CSRRCI   | (~uimm(zero-                   |
| CSI     | csr   |           | 111    | Iu    | 1110011 | CSKKCI   | extend)), if that csr bit      |
|         |       |           |        |       |         |          | is writable and                |
|         |       |           |        |       |         |          | uimm!=0                        |
| 0011000 | 00010 | 00000     | 000    | 00000 | 1110011 | MRET     | Return from traps in           |
| 0011000 | 00010 | 00000     | 000    | 00000 | 1110011 | WIKEI    | Machine Mode                   |
| 0001000 | 00101 | 00000     | 000    | 00000 | 1110011 | WFI      | Wait for interrupt             |

#### HOMEWORK IV

Table 1-4: Control Status Register (CSR)

| Address | Privilege | Name      | Description                                 |
|---------|-----------|-----------|---------------------------------------------|
| 0x300   | M         | mstatus   | Machine status register                     |
| 0x304   | M         | mie       | Machine interrupt-enable register           |
| 0x305   | M         | mtvec     | Machine Trap-Vector Base-Address register   |
| 0x341   | M         | mepc      | Machine exception program counter           |
| 0x344   | M         | mip       | Machine interrupt pending register          |
| 0xB00   | M         | mcycle    | Lower 32bits of cycle counter               |
| 0xB02   | M         | minstret  | Lower 32bits of instruction-retired counter |
| 0xB80   | M         | mcycleh   | Upper 32bits of cycle counter               |
| 0xB82   | M         | minstreth | Upper 32bits of instruction-retired counter |

In Table 1-3, MRET and WFI are listed in *The RISC-V Instruction Set Manual Volume II: Privileged Architecture*. You can treat "hardwire to 0" in description as WIRI (Reserved Write Ignored, Reads Ignore Values) for simplicity except **mtvec**. It should be WARL (Write Any Values, Reads Legal Values.)

Slave configuration is listed in Table 1-5, you should follow the specification. The MEIP of mip can connect to sensor\_interrupt of sensor\_ctrl directly, or you can design an interrupt controller to handle it. You should design slave wrappers by yourself. You should only implement read operation in ROM wrapper and implement read and write operations in IM, DM and DRAM wrapper. For sensor controller wrapper, you should only implement read operation between 0x1000\_0000 and 0x1000\_03ff, i.e., read contents between SC[0] and SC[63]. Furthermore, you also need to implement write operation for 0x1000\_0100 and 0x1000\_0200. CPU can enable sctrl\_en signal by writing non-zero data to 0x1000\_0100. Similarly, writing non-zero data to 0x1000\_0200 will enable sctrl\_clear signal.

Table 1-5: Slave configuration

| Name        | Number  | Start address | End address |
|-------------|---------|---------------|-------------|
| ROM         | Slave 0 | 0x0000_0000   | 0x0000_1FFF |
| IM          | Slave 1 | 0x0001_0000   | 0x0001_FFFF |
| DM          | Slave 2 | 0x0002_0000   | 0x0002_FFFF |
| sensor_ctrl | Slave 3 | 0x1000_0000   | 0x1000_03FF |
| DRAM        | Slave 4 | 0x2000_0000   | 0x201F_FFFF |

#### HOMEWORK IV

You SHOULD use the timing constraint file, *DC.sdc*, provided in the course website to synthesize your top.sv. Don't modify any constraint except clock period. Your physical design should has following features:

- a. Use *Default.globals* as your global variable file. It will use *MMMC.view* as your analysis configuration and use *APR.sdc* as your timing constraint file.
- b. Don't modify the timing constraint in *APR.sdc* except clock period. Maximum clock period is 20 ns.
- c. Do Macro layout only. Don't add IO pad and bonding pad.
- d. The width of power ring is fixed to 3µm. Add three wire group.
- e. The width of power stripe is fixed to  $2\mu m$ . At least add one group for each direction.
- f. The width of block ring is fixed to  $3\mu m$ .
- g. Don't add dummy metal.
- h. Must add core filler.
- i. Pass DRC and LVS check without any violation.

Your RTL code needs to comply with Superlint within 95% of your code, i.e., the number of errors & warnings in total shall not exceed 5% of the number of lines in your code. HINT: You can use the command in Appendix B to get the number of lines in your code. Remember to exclude *top\_tb.sv*.

#### 1.5 Verification

You should complete following programs and use the commands in Appendix B to verify your design.

- a. For *prog0*, *prog1* and *prog2*, you should write a boot program defined as boot.c to copy data between \_dram\_i\_start and \_dram\_i\_end to \_imem\_start, from \_\_data\_paddr\_start to \_\_data\_start and \_\_data\_end, also from \_\_sdata\_paddr\_start to \_\_sdata\_start and \_\_sdata\_end. The booting program should be stored at ROM. Explain the boot.c.
- b. For *prog0*, use main.S to perform verification for the functionality of instructions. Show the terminal result and waveform in the report. The waveform should include new added instructions, and please explain the operation.
- c. For *prog1*, the sensor controller will collect data from sensor. If its local memory is full, it will interrupt CPU to copy these data to DM by ISR procedure. After copy is done, ISR will reset the counter of sensor controller, and return to main program. After 4 groups of data is copied, the CPU will sort those data. Such process will execute 2 times. You shouldn't modify the

#### HOMEWORK IV

interrupt service routine and the main program. Show the terminal result and waveform in the report. The waveform should include part of booting process and interrupt handling. Explain the operation with waveform.

d. Write a program defined as *prog2* to perform the matrix multiplication. The row size & column size of matrix is stored at the address named *array\_size\_i*, *array\_size\_j* and *array\_size\_k* in ".rodata" section defined in *data.S*. The first element is stored at the address named *array\_addr* in ".rodata" section defined in *data.S*, others are stored at adjacent addresses. All elements in matrix are **signed 2-byte half-word** and you should store result byte by byte from "\_test\_start" to "test\_start"+ array\_size\_i\*array\_size\_j-1

In addition to these verifications, TA will use another program to verify your design. Please make sure that your design can execute the listed instructions correctly.

## 1.6 Report Requirements

Your report should have the following features:

- a. Proper explanation of your design is required for full credits.
- b. Block diagrams shall be drawn to depict your designs.
- c. Show your screenshots of the waveforms and the simulation results on the terminal(RTL,SYN,APR) for the different test cases in your report and illustrate the correctness of your results.
- d. Explain your codes of boot.c.
- e. Show your snapshots of Floorplan View, Amoeba View and Physical View in Innovus. Also, show the results of Geometry Verification, Connectivity Verification, and Antenna Verification have no violation.
  - If there are some violations, please explain the meaning of the violation
- f. Report the number of lines of your RTL code, the final results of running Superlint and 3~5 most frequent warning/errors in your code. Describe how you modify your code to comply with Superlint.
- g. Report and show screenshots of your prog0 to prog2 simulation time after synthesis and total cell area of your design. 20% homework credit will be given based on your design performance & area.

#### HOMEWORK IV

## **Appendix**

## A. File Hierarchy Requirements

All homework SHOULD be uploaded and follow the file hierarchy and the naming rules, especially the uppercase and the lowercase, specified below. You should create a main folder named your student ID number. It contains your homework report and every subfolder of the problems. The names of the files and the folders are labeled in red color, and the specifications are labeled in black color.



HOMEWORK IV top\_syn.v top\_syn.sdf pr (Your post-layout netlist and timing file) top\_pr.v top pr.sdf top\_pr.gds *script* (Any scripts of verification, synthesis or place and route) script files (\*.sdc, \*.tcl or \*.setup) *i* sim (Testbenches and memory libraries) top tb.sv (Main testbench. You shouldn't modify it) CYCLE (Specify your clock cycle time in this file) MAX (Specify max clock cycle number in this file) *SRAM* (SRAM libraries and behavior models) Library files (\*.lib, \*.db, \*.lef or \*.gds) SRAM.ds (SRAM datasheet) SRAM rtl.sv (SRAM RTL model) SRAM.v (SRAM behavior model) ROM (ROM behavior models) *ROM.v* (ROM behavior model) DRAM (DRAM behavior models) DRAM.v (DRAM behavior model) *data array* (data array libraries and behavior models) Library files (\*.lib, \*.db, \*.lef or \*.gds) data array.ds (data array datasheet) data\_array\_rtl.sv (data\_array RTL model) data\_array.v (data\_array behavior model) tag\_array (tag\_array libraries and behavior models) 鄶 Library files (\*.lib, \*.db, \*.lef or \*.gds) tag\_array.ds (tag\_array datasheet) tag array rtl.sv (tag array RTL model) tag\_array.v (tag\_array behavior model) *Makefile* (Compile and generate memory content) main.S (Assembly code for verification) *setup.S* (Assembly code for testing environment setup)

*link.ld* (Linker script for testing environment)

golden.hex (Golden hexadecimal data)

12/15

- HOMEWORK IV prog1 (Subfolder for Program 1) *Makefile* (Compile and generate memory content) *main.c* (C code for verification) boot.c (C code for booting) *isr.S* (Interrupt service routine) *setup.S* (Assembly code for testing environment setup) link.ld (Linker script for testing environment) Sensor\_data.dat (Data for sensor) golden.hex (Golden hexadecimal data) prog2 (Subfolder for Program 2) *Makefile* (Compile and generate memory content) *boot.c*\* (C code for verification) *main.S* \* (Assembly code for verification) *main.c* \* (C code for verification) data.S (Assembly code for testing data) *setup.S* (Assembly code for testing environment setup) *link.ld* (Linker script for testing environment) golden.hex (Golden hexadecimal data)
- *□* vip (JasperGold ABVIP files)
  - *□* bridge\_duv (verify for AXI bridge)
    - *jg.f* (You shouldn't modify it)
    - top.v (top module for AXI bridge verification with ABVIP)
- Any other files for your design, e.g. submodules and headers
- No waveform files allowed, e.g. files of fsdb and vcd format X
- No temporary files allowed, e.g. INCA\_libs, neverilog.log, novas\*

## **B. Simulation Setting Requirements**

You **SHOULD** make sure that your code can be simulated with specified commands in Table B-1. TA will use the same command to check your design under SoC Lab environment. If your code can't be recompiled by TA successfully, you receive NO credit. You can use macros in Table B-2 to help your verification.

#### HOMEWORK IV

Table B-1: Simulation commands

| Simulation Level       | Command      |  |  |  |
|------------------------|--------------|--|--|--|
| Problem1               |              |  |  |  |
| RTL                    | make rtl_all |  |  |  |
| Pre-layout Gate-level  | make syn_all |  |  |  |
| Post-layout Gate-level | make pr_all  |  |  |  |

X stands for 0,1,2,3..., depend on which verification program is selected.

Table B-2: Makefile macros

| Situation                                    | Command                      |
|----------------------------------------------|------------------------------|
| RTL simulation for progX                     | make rtlX                    |
| Post-synthesis simulation for progX          | make synX                    |
| Post-layout simulation for progX             | make prX                     |
| Dump waveform (no array)                     | make {rtlX,synX, prX} FSDB=1 |
| Dump waveform (with array)                   | make {rtlX,synX, prX} FSDB=2 |
| Open nWave without file pollution            | make nWave                   |
| Open Superlint without file pollution        | make superlint               |
| Open DesignVision without file pollution     | make dv                      |
| Synthesize your RTL code (You need write     | male conthesies              |
| synthesis.tcl in script folder by yourself)  | make synthesize              |
| Open Innovus without file pollution          | make innovus                 |
| Delete built files for simulation, synthesis | maka alaan                   |
| or verification                              | make clean                   |
| Check correctness of your file structure     | make check                   |
| Compress your homework to tar format         | make tar                     |
| Run JasperGold VIP on AXI bridge             | maka vin h                   |
| without file pollution (RTL only)            | make vip_b                   |

You can use the following command to get the number of lines:

wc -l src/\* src/AXI/\* include/\*

## **C. RISC-V Instruction Format**

Table C-1: Instruction type

R-type

| 31 25  | 24 20 | 19 15 | 14 12  | 11 7 | 6 0    |
|--------|-------|-------|--------|------|--------|
| funct7 | rs2   | rs1   | funct3 | rd   | opcode |

### HOMEWORK IV

## F I-type

| 31         |            |    | 20      | 19  | 15  | 14     | 12   | 11               |        | 7       | 6      | 0   |
|------------|------------|----|---------|-----|-----|--------|------|------------------|--------|---------|--------|-----|
|            | imm[31:20] |    | rs      | s1  | fun | ict3   |      | rd               |        | opcode  |        |     |
| S-type     |            |    |         |     |     |        |      |                  |        |         |        |     |
| 31         | 25         | 24 | 20      | 19  | 15  | 14     | 12   | 11               |        | 7       | 6      | 0   |
| im         | m[11:5]    |    | rs2     | rs  | s1  | fun    | ict3 | im               | m[4    | :0]     | opc    | ode |
| ☞ B-type   | ;          |    |         |     |     |        |      |                  |        |         |        |     |
| 31         | 30 25      | 24 | - 20    | 19  | 15  | 14     | 12   | 11               | 8      | 7       | 6      | 0   |
| imm[12]    | imm[10:5]  |    | rs2     | rs1 |     | funct3 |      | imm[4:1] imm[11] |        | imm[11] | opcode |     |
| TU-type    | <b>,</b>   |    |         |     |     |        |      |                  |        |         | •      |     |
| 31         |            |    |         |     |     |        | 12   | 11               |        | 7       | 6      | 0   |
| imm[31:12] |            |    |         |     |     | rd     |      |                  | opcode |         |        |     |
| J-type     | ☞ J-type   |    |         |     |     |        |      |                  |        |         |        |     |
| 31         | 30         | 21 | 20      | 19  |     |        | 12   | 11               |        | 7       | 6      | 0   |
| imm[20]    | imm[10:1]  |    | imm[11] | j   | mm[ | 19:12  | .]   |                  | rd     |         | opc    | ode |

Table C-2: Immediate type

### I-immediate

| 31           | 11      | 10   | 5      | 4     | 1        | 0 |
|--------------|---------|------|--------|-------|----------|---|
| — inst[31] — | inst[30 | :25] | inst[2 | 4:21] | inst[20] |   |

## S-immediate

| 31           | 11          | 10 | 5    | 4      | 1       | 0 |
|--------------|-------------|----|------|--------|---------|---|
| — inst[31] — | inst[30:25] |    | inst | [11:8] | inst[7] |   |

## B-immediate

| 31 12        | 11 | 10 5        | 4 1        | 0 |
|--------------|----|-------------|------------|---|
| - inst[31] - |    | inst[30:25] | inst[11:8] | 0 |

## U-immediate

| 31       | 30          | 20 | 19      | 12    | 11 | 0           |
|----------|-------------|----|---------|-------|----|-------------|
| Inst[31] | inst[30:20] |    | inst[19 | 9:12] |    | <b>-</b> 0- |

## J-immediate

| 31           | 20 | 19 12       | 11       | 10 5        | 4 1         | 0 |
|--------------|----|-------------|----------|-------------|-------------|---|
| - inst[31] - |    | inst[19:12] | inst[20] | inst[30:25] | inst[24:21] | 0 |

<sup>&</sup>quot;— X —" indicates that all the bits in this range is filled with X.