# **CA PROJECT**

**Team Name: Overloadz** 

**Team Members:** 

Samar Shokry 43-1746

Ahmed Ossama 43-3823

Omar Ads 43-12699

Nourhan Salah 43-5139

Aly Elshamy 43-5520

## 1 Microarchitecture

Von Neumann architecture

## **2 Instruction Memory and Data Memory Size**

1024 x 16-bit

# **3 Total Number of Registers**

16 Registers

## **4 Instruction Format**

Instruction Set 2

The instructions are 16-bit each divided into 4 types

#### **1-Arithmetic:**

Sub,add,mult,or

| 2 bits | 3 bits | 3 bits               | 3 bits               | 2bits  | 3 bits |
|--------|--------|----------------------|----------------------|--------|--------|
| TYPE   | CODE   | 1 <sup>st</sup> OPER | 2 <sup>nd</sup> OPER | UNUSED | DESTIN |

Type: is generic for all types of instructions

| 00 | Arithmetic |
|----|------------|
| 01 | Immediate  |
| 10 | Branch     |
| 11 | Shift      |

Code:3-bit to identify the specific instruction operation, unique for each type

| 000 | SUB  |
|-----|------|
| 001 | ADD  |
| 010 | MULT |
| 011 | OR   |

1<sup>st</sup> Oper & 2<sup>nd</sup> Oper and dest: 3bit to specify the address of the required register which will be one of the 16 16bit general-purpose registers.

Ex.SUB->dest=1<sup>st</sup> oper-2<sup>nd</sup> oper

#### **2-Immediate:**

#### Addi,andi,lw,sw,slti

| 2 bits | 3 bits | 3 bits               | 3 bits               | 5 bits |
|--------|--------|----------------------|----------------------|--------|
| TYPE   | CODE   | 1 <sup>st</sup> OPER | 2 <sup>nd</sup> OPER | IMMED  |

Type: is generic for all types of instructions

Code:3-bit to identify the specific instruction operation, unique for each type

| 000 | ADDI |
|-----|------|
| 001 | SLTI |
| 010 | ANDI |
| 011 | LW   |
| 100 | SW   |

1<sup>st</sup> Oper & 2<sup>nd</sup> Oper: 3bit to specify the address of the required register which will be one of the 16 16bit general-purpose registers.

Ex.ADDI->2<sup>nd</sup> oper=1<sup>st</sup> oper+immed

#### 3-Branch & Jump:

#### Beq,blt

| 2 bits | 3 bits | 3 bits               | 3 bits               | 5 bits |
|--------|--------|----------------------|----------------------|--------|
| TYPE   | CODE   | 1 <sup>st</sup> OPER | 2 <sup>nd</sup> OPER | LABEL  |

#### Jump

| 2 bits | 3 bits | 11 bits |
|--------|--------|---------|
| TYPE   | CODE   | ADDRESS |

Type: is generic for all types of instructions

Code:3-bit to identify the specific instruction operation, unique for each type

| 000 | BEQ |
|-----|-----|
| 001 | BLT |
| 010 | J   |

1<sup>st</sup> Oper & 2<sup>nd</sup> Oper: 3bit to specify the address of the required register which will be one of the 16 16bit general-purpose registers.

 $Ex.BLT->1^{st}$  oper $<2^{nd}$  oper ,then pc=label

#### 4-Shift:

SII,srl

| 2 bits | 3 bits | 3 bits               | 5 bits     | 3 bits |
|--------|--------|----------------------|------------|--------|
| TYPE   | CODE   | 1 <sup>st</sup> OPER | SHIFTVALUE | DEST   |

Type: is generic for all types of instructions

Code:3-bit to identify the specific instruction operation, unique for each type

| 000 | SLL |
|-----|-----|
| 001 | SLR |

1<sup>st</sup> Oper & dest: 3bit to specify the address of the required register which will be one of the 16 16bit general-purpose registers.

Ex.sll->dest=1<sup>st</sup> oper << shiftvalue

#### **GENERAL EXAMPLES/TEST CASES:**

1-Add: 000010000100011

2-Addi: 010000000100001

3-Beq: 100000000100000

4-sll: 110000000011111

5-jump: 1001000001110000

#### **ALUCONTROL SIGNALS:**

| Instruction | ALUop | RegDst | ALUSrc | RegWrite | MemRead | MemWrite | Branch | MemtoReg |
|-------------|-------|--------|--------|----------|---------|----------|--------|----------|
| LW          | 00    | 0      | 1      | 1        | 1       | 0        | 0      | 1        |
| SW          | 00    | X      | 1      | 0        | 0       | 1        | 0      | X        |
| BEQ         | 01    | X      | 0      | 0        | 0       | 0        | 1      | X        |
| R-TYPE      | 10    | 1      | 0      | 1        | 0       | 0        | 0      | 0        |

| Ор     | Reg<br>Dst | Reg<br>Write | Ext<br>Op | ALU<br>Src | Beq | Bne | J | Mem<br>Read | Mem<br>Write | Mem<br>toReg |
|--------|------------|--------------|-----------|------------|-----|-----|---|-------------|--------------|--------------|
| R-type | 1 = Rd     | 1            | x         | 0=BusT     | 0   | 0   | 0 | 0           | 0            | 0            |
| addi   | 0 = Rt     | 1            | 1=sign    | 1=lmm      | 0   | 0   | 0 | 0           | 0            | 0            |
| slti   | 0 = Rt     | 1            | 1=sign    | 1=lmm      | 0   | 0   | 0 | 0           | 0            | 0            |
| andi   | 0 = Rt     | 1            | 0=zero    | 1=lmm      | 0   | 0   | 0 | 0           | 0            | 0            |
| ori    | 0 = Rt     | 1            | 0=zero    | 1=lmm      | 0   | 0   | 0 | 0           | 0            | 0            |
| xori   | 0 = Rt     | 1            | 0=zero    | 1=lmm      | 0   | 0   | 0 | 0           | 0            | 0            |
| lw     | 0 = Rt     | 1            | 1=sign    | 1=lmm      | 0   | 0   | 0 | 1           | 0            | 1            |
| Sw     | ×          | 0            | 1=sign    | 1=lmm      | 0   | 0   | 0 | 0           | 1            | ×            |
| Beq    | ×          | 0            | ×         | 0=BusT     | 1   | 0   | 0 | 0           | 0            | ×            |
| bne    | ×          | 0            | x         | 0=BusT     | 0   | 1   | 0 | 0           | 0            | ×            |
| j      | ×          | 0            | ×         | ×          | 0   | 0   | 1 | 0           | 0            | ×            |

X is a don't care (can be 0 or 1), used to minimize logic

| Signal Name | Effect when not set     | Effect when set                   |
|-------------|-------------------------|-----------------------------------|
| RegDst      | Destination register    | Destination register comes        |
|             | comes from rt field.    | from the rd field.                |
| RegWrite    | None.                   | Write register is written to      |
|             |                         | with Write Data.                  |
| ALUSrc      | Second ALU operand      | Second ALU operand is             |
|             | is Read Data 2.         | immediate field.                  |
| PCSrc       | $PC \rightarrow PC + 4$ | PC ->Branch target                |
| MemRead     | None.                   | Contents of address input         |
|             |                         | are copied to Read Data.          |
| MemWrite    | None.                   | Write Data is written to Address  |
| MemToReg    | Value of register Write | Value of register Write Data      |
|             | Data is from ALU        | is memory Read Data.              |
| jump        | Does not have a jump    | Has a jump address in the last 11 |
|             | address                 | bits                              |
| shift       | Does not have a shift   | Has a shift amount in the         |
|             | value                   | <i>shiftvalue</i> field           |

# ALUOp 2-bit CONTROL: identical to the *Type* field in each instruction.

## ALU Operation 4-bit Input:

| 0000 | AND  |
|------|------|
| 0001 | OR   |
| 0010 | ADD  |
| 0110 | SUB  |
| 0111 | SLT  |
| 1110 | SLL  |
| 1111 | SRL  |
| 1100 | MULT |

#### Datapath:

1-The Datapath does not differ from MIPS except for the InstructionDecode parts (the divided Instruction) to fit the previously mentioned fields as well as the addresses for the Jump and Branch to fi the 16-bit approach of the instruction and address sizes. Also, we added a signal for the **shift** and **jump** Which will be set if the instruction is shift or jump respectively. The instruction is first fetched in the fetch class then decoded in the deocde class according to the type to be assigned in the readdata1, readdata2 field and writeRegister and shift amount in case of shift and assign the 10 control signals described above as well as the aluop 2 bit control which is the 2bit type field in the beginning of each instruction. The execute class then is responsible for the ALUcontrol unit which generates the ALU operation 4bit control from the type field as well as the code field and then the operation is computed in the evaluator method. The memory Access class which is responsible for accessing the cache which is directmapped so doesn't have replacement policy its built-in with a size of 16 blocks. It also updates the data/instruction memory since our architecture is von neumann with the value of the readdata2 depending on the control signals (memread and memwrite) and the PC value is also assigned according to the zeroflag, negflag generated from the execute class and the branch, jump signal whether it will have the value of the

branchAddress or JumpAddress calculated by the execute class as well. Finally the writeback class which writes back the values in the cache as well as the memory according to the memtoreg and memwrite signals. For the pipelining we implemented 4 classes of registers (IF,EXC,MEM,WB) each of them respectively responsible for carrying the values/outputs of each stage to be used in the coming stage of each class. These registers consist of multiple of static variables to hold the inputs needed for the next stage of each instruction which after being executed these registered are cleared and ready to be occupied by the next instruction. Unfortunately we couldn't work the code to run the stages all pipelined concurrently instead they will be working sequentially with values in each register displayed in each cycle. Here are the outputs or running the above test cases in class *CPU*. After also loading the instructions in the instruction memory and cache.