## **Common Serial Communication Protocols**

Github: samlyu

## **Table of Contents**

- □ SPI
- □ <u>I2C</u>
- □ <u>UART</u>
- □ <u>I2S</u>

### **SPI - Features**

- Serial Peripheral Interface (Motorola mid-1980s)
- □ 1 master & multiple slaves
- No speed limit
- 4 wires, synchronous, full-duplex
- Applications: Flash memory, LCD display, ADC/DAC, etc.

## **SPI - Features**

#### Advantages:

- Full-duplex
- Push-pull drivers
- Not limited to 8-bit words
- Slaves do not need unique addresses

#### Disadvantages:

- More wires than I2C
- No flow control
- No slave acknowledgement
- No error-checking protocols
- No offcial standards

#### **SPI - Interface**

- SCLK : Serial clock (M -> S)
- MOSI: M out S in (M -> S)
- MISO: M in S out (S -> M)
- □ SS (CS): Slave select (active low, M -> S)

```
module spi master
               CLK FREQ = 50 000 000.
    parameter
                SPI FREQ = 5 000 000
                DATA WIDTH = 8,
                CPOL = 0
                CPHA = 0
           clk, arstn,
    input
           [DATA WIDTH-1:0]
                                data send,
    input
            spi start,
    input
          reg sclk, csn,
    output
    output mosi,
    input
            miso
    output reg spi_done,
    output reg [DATA WIDTH-1:0]
                                    data recv
```

## **SPI - Operation**





- LOAD: SCLK enable, CS enable, load data into shift register
- PROC: shift data out on MOSI, sample data in on MISO



## **SPI - Modes**

- Clock Polarity (CPOL): 0 -> SCLK idle at 0; 1 -> SCLK idle at 1
- Clock Phase (CPHA):
  - 0 -> Sample data @ leading edge, shift data @ trailing edge
  - 1 -> Shift data @ leading edge, sample data @ trailing edge



| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |

# **SPI - Slave Configurations**

- Independent slave configuration: each slave has a CS
- Daisy chain : only 1 CS (Data: M -> S1 -> S2 ... -> M)



Figure 73. Daisy-Chain Connection Schematic



## **SPI - Variants**

- Dual SPI: {MOSI, MISO} -> {IO0, IO1}
- Quad SPI: {MOSI, MISO} -> {IO0, IO1, IO2, IO3}
- Example:
  - SPI: 7 6 5 4 3 2 1 0
  - o Dual SPI:
    - 7531
    - 6 4 2 0
  - Quad SPI:
    - 7 3
    - 6 2
    - **5** 1



Figure 1a. W25Q32JV Pin Assignments, 8-pin SOIC / VSOP 208-mil (Package Code SS / ST)

**40** 



Figure 20. Fast Read Quad Output Instruction

**W25Q32JV** 



#### 8.2.7 Fast Read (0Bh)

The Fast Read instruction is similar to the Read Data instruction except that it can operate at the highest possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding eight "dummy" clocks after the 24-bit address as shown in Figure 16. The dummy clocks allow the devices internal circuits additional time for setting up the initial address. During the dummy clocks the data value on the DO pin is a "don't care".



Figure 16. Fast Read Instruction





#### ADS8684, ADS8688

SBAS582C - JULY 2014 - REVISED APRIL 2015

www.tl.com

#### 8.4.2.6 Manual Channel n Select (MAN\_Ch\_n)

The devices can be programmed to convert a particular analog input channel by operating in manual channel n scan mode (MAN\_Ch\_n). This programming is done by writing a valid manual channel n select command (MAN\_Ch\_n) in the command register, as shown in Figure 83. As shown in Figure 83, the  $\overline{\text{CS}}$  signal can be pulled high immediately after the MAN\_Ch\_n command or after reading the output data of the frame. However, in order to accurately acquire and convert the input signal on the next channel, the command frame must be a complete frame of 32 SCLK cycles. Refer to Table 6 for a list of commands to select individual channels during MAN\_Ch\_n mode.



Figure 83. Enter MAN\_Ch\_n Scan Mode Timing Diagram

| 1     |                             |
|-------|-----------------------------|
| C000h | Channel 0 input is selected |
| C400h | Channel 1 input is selected |
| C800h | Channel 2 input is selected |
| CC00h | Channel 3 input is selected |
| D000h | Channel 4 input is selected |
| D400h | Channel 5 input is selected |
| D800h | Channel 6 input is selected |
| DC00h | Channel 7 input is selected |





#### 8.4.1.2 Data Acquisition Example

This section provides an example of how a host processor can use the device interface to configure the device internal registers as well as convert and acquire data for sampling a particular input channel. The timing diagram shown in Figure 72 provides further details.



Figure 72. Device Operation Using the Serial Interface Timing Diagram

Event 3: At the 16th falling edge of the SCLK signal, the device reads the LSB of the input word on the SDI line. The device does not read anything from the SDI line for the remaining data frame. On the same edge, the MSB of the conversion data is output on the SDO line and can be read by the host precessor on the subsequent falling edge of the SCLK signal. For 16 bits of output data, the LSB can be read on the 32<sup>nd</sup> SCLK falling edge. The SDO outputs 0 on subsequent SCLK falling edges until the next conversion is initiated.

## **I2C - Features**

- □ Inter-Integrated Circuit (Philips (NXP) 1982)
- Multiple masters & multiple slaves
- Low speed, short distance
- 2 wires, synchronous, half-duplex
- Applications: RAM, E2PROM, Low speed ADC/DAC, etc.

### **I2C - Features**

#### Advantages:

- Only 2 wires
- Flow control (Start, Stop, R/W)
- Slave acknowledgement
- Multi-master (need arbitration)

#### Disadvantages:

- Each slave needs a unique address
- No error-checking protocols
- Send data byte by byte
- Low speed (100kbps ~ 5Mbps)
- Half-duplex
- Open-drain drivers

## **12C** - Interface

- SCL: Serial Clock (inout)
- □ SDA: Serial Data (inout)

```
module i2c_master
               CLK_FREQ = 50_000_000
    parameter
                I2C FREQ =
                           500 000
           clk, arstn,
    input
           i2c_start,
    input
            [7-1:0] addr,
    input
    input
           [8-1:0] data_send,
    input
    output reg i2c_done,
   output reg [8-1:0] data_recv,
   output data_recv_done,
    inout
            sda,
   output scl
```

# **I2C - Operation**





# **I2C - Operation**





# **I2C - Acknowledgment**

- ACK & NACK:
  - ACK: 1'b0; NACK: 1'b1 (passive pullup or drive high)
  - NACK situations:
    - No receiver on the bus
    - Receiver not able to communicate
    - Receiver gets data it does not understand
    - Receiver cannot receive any more data
    - Master receiver signaling the end of transfer to the slave transmitter

# **I2C - Optional Applicability**

- Clock Stretching (SCL):
  - Slave can hold down the SCL line if it is not ready.
- Arbitration (SDA):
  - A master can delay pending I2C transfer if the lines are busy
  - 2 masters start a transfer at the same time: the master who sent the first '0' wins!
  - ☐ The master who lost arbitration: stops its I2C transfer
- 10-bit Addressing:



## **I2C - Modes**

- Standard-mode: 100kbps
- □ Fast-mode: 400kbps
- Fast-mode Plus: 1Mbps
- □ High-speed mode: 3.4Mbps
- Ultra Fast-mode: 5Mbps, write-only (No ACK), push-pull, single-master



## 12C - Example

#### 6.2.1 Byte/word write

Write command may be used to set the address for a subsequent Read command. For a write operation, the PCA24S08A requires a second address field. The address field associated with the two software selectable bits in the slave address is a word address providing access to the 1024 bytes of memory, as shown in <a href="Figure 5">Figure 5</a>. Upon receipt of the word address, the PCA24S08A responds with an acknowledge and awaits the next 8 bits of data, again responding with an acknowledge. Word address is automatically incremented.







## **UART** - Features

- Universal Asynchronous Receiver-Transmitter (Western Digital, 1971)
- 2 wires
- asynchronous
- full-duplex
- Applications: MODEM, Industrial controller, CCTV, etc.

## **UART** - Features

#### Advantages:

- Only 2 wires
- No clock signal
- Parity check
- Have different connectors (RS-232, RS-422, RS-485, etc.)

#### Disadvantages:

- Max data frame length: 9 bits
- Baud rate need to be set properly before transmission

### **UART** - Interface

- □ TXD: Data output (TX -> RX)
- RXD: Data input (TX -> RX)
- Optional flow control signals:
  - RTS: Ready to send
  - CTS: Clear to send
  - DTR: Data terminal ready
  - DSR: Data set ready
  - DCD: Data carrier detect



```
module uart tx
                CLK FREQ = 50 000 000
    parameter
                BAUD RATE
                          = 9600
                PARITY = "NONE".
                DATA WIDTH = 8
            clk, arstn.
    input
            tx start.
    input
           reg tx done
    output
            [DATA WIDTH-1:0]
    input
                                 tx data,
   output reg TXD
```

```
module uart_rx
                CLK_FREQ =
                           50 000 000,
    parameter
                BAUD RATE
                             9600
                PARITY = "NONE".
                DATA WIDTH = 8
            clk, arstn,
    input
            reg rx done
            reg [DATA WIDTH-1:0]
                                     rx data
           reg rx error
    output
            RXD
    input
```

## **UART** - Operation



```
// FSM combinational
always@(*) begin

case(current_state)

IDLE: next_state = tx_start ? READY : IDLE;

READY: next_state = shift_en ? START : READY;

START: next_state = shift_en ? SHIFT : START;

SHIFT: next_state = (shift_en && bit_count == DATA_WIDTH-1) ? ( (PARITY != "NONE") ? PARI : STOP ) : SHIFT;

PARI: next_state = shift_en ? STOP : PARI;

STOP: next_state = shift_en ? DONE : STOP;

DONE: next_state = IDLE;

default: next_state = IDLE;
endcase
end
```

# **UART - Operation**

- Detect start bit: negedge@RXD
- □ Number of stop bits: 1, 1.5 or 2 (give the receiver some extra time to process data)
- Sample data bits:
  - o Generate 9 sample en in 1 bit data
  - Sample data at the 3 middle sample\_ens
  - Majority of the 3 sampled data is taken as the received data
- Baud rate: symbol transmitted per second
  - Baud rate = Bit rate / bits per symbol
  - Common baud rates: 110, 150, 300, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200...







# **UART - Operation**

- Parity check:
  - Odd parity: number of 1'b1 in {data, parity\_bit} should be odd
  - Even parity: number of 1'b1 in {data, parity\_bit} should be even
- Types of error:
  - o Overrun error: receiver buffer already full before transmission finished
  - Underrun error: transmitter buffer already empty before transmission finished
  - Framing error: fail to receive STOP bit at the expected time
  - Parity error: fail the parity check
- USART:
  - UART with clock signal
  - Can reach higher data rate
  - Can support more protocols than UART

## **UART - Standards**

#### TTL UART

- o 0 to 3.3V/5V
- Single ended
- o 1 TX, 1 RX
- Transmission length < 2m</li>





Get a Serial instance and configure/open it later:

```
>>> ser = serial.Serial()
>>> ser.baudrate = 19200
>>> ser.port = 'COM1'
>>> ser
Serial<id=0xa81c10, open=False>(port='COM1', baudrate=19200, bytesize=8, parity='N', stopbits=1, timeout=None, xonxoff=0, rtscts=0)
>>> ser.open()
>>> ser.is_open
True
>>> ser.close()
>>> ser.is_open
False
```

Also supported with context manager:

```
serial.Serial() as ser:
    ser.baudrate = 19200
    ser.port = 'COM1'
    ser.open()
    ser.write(b'hello')
```

## **UART - Standards**

- □ RS-232
  - o +/-3V to +/-15V
  - Single ended
  - o 1 TX, 1 RX
  - Transmission length < 15m</li>









## **UART - Standards**

- RS-422 (ANSI/TIA/EIA-422)
  - o +/-2V
  - Differential
  - 1 TX, 10 RX
  - Transmission length < 1200m</li>
  - Full-duplex



- RS-485 (ANSI/TIA/EIA-485)
  - o +/-1.5V
  - Differential
  - o 32 TX, 32 RX
  - Transmission length < 1200m</li>
  - Half-duplex



# **UART - Example**





### **I2S - Features**

- □ Inter-IC Sound (Philips (NXP) 1986)
- □ 1 master & 1 slave
- Only handle audio data
- □ 3 wires, synchronous, simplex
- Applications: ADC/DAC, CD, digital filters, etc.

## 12S - Interface

- □ SCK (BCLK) : Serial clock (M -> S)
- WS (LRCLK): Channel select (M -> S)
- SD: Serial data (Transmitter -> Receiver)

## **I2S - Operation**



- CLK\_DIV: number of system clk periods per sck period
- WS\_DIV: number of sck periods per word select period
- DATA\_WIDTH: SD data width (MSB to LSB)

### **12S - Modes**



Figure 26 Left Justified Audio Interface (assuming n-bit word length)



Figure 27 Right Justified Audio Interface (assuming n-bit word length)



Figure 28 I<sup>2</sup>S Justified Audio Interface (assuming n-bit word length)



Figure 29 DSP/PCM Mode Audio Interface (mode A, LRP=0, Master)

# **I2S - Example**





## Reference

#### SPI:

- Hughes, M. (2017, February 13). <u>Back to Basics: SPI (Serial Peripheral Interface)</u>
- o Winbond Electronics Limited. (2016, August 30). 3V 32M-Bit Serial Flash Memory with Dual, Quad SPI
- o Texas Instruments Incorporated. (2015, April). 16-Bit, 500-kSPS, 4- and 8-Channel, Single-Supply, SAR ADCs with Bipolar Input Range

#### □ I2C:

- o NXP Semiconductors N.V. (2014, April 4). <u>I2C-bus Specification and User Manual</u>
- o Texas Instruments Incorporated. (2015, June). <u>Understanding the I2C Bus</u>
- NXP Semiconductors N.V. (2010, January 19). 1024 × 8-bit CMOS EEPROM with access protection

#### UART:

- Future Technology Devices International Ltd. (2009, August 7). What is a UART (TN111)
- Keim, R. (2016, December 20). <u>Back to Basics: The Universal Asynchronous Receiver/Transmitter (UART)</u>
- o Keim, R. (2016, November 23). Convenient, Robust Data Transmission with RS-422 and RS-485

#### I2S:

- Philips Semiconductors. (1996, June 5). <u>I2S Bus Specification</u>
- Wolfson Microelectronics. (2013, August). <u>Stereo CODEC with 1W Stereo Class D Speaker Drivers and Headphone Drivers for Portable Audio Applications</u>

## **Problem - SPI - Race Condition**

```
// sclk
always@(posedge clk or negedge arstn) begin
   if(~arstn)
       sclk <= CPOL;
   else if(CPHA == 1 && spi_start)
       sclk <= ~CPOL;
   else if(clk_count_en && clk_count == FREQ_COUNT)
       sclk <= ~sclk;
   else if(next_state == IDLE)
       sclk <= CPOL;
end</pre>
```

```
clk = 0:
   forever #(CLK CYCLE/2) clk = ~clk;
   arstn = 1'b0;
   #(CLK CYCLE*7/2)
                       arstn = 1'b1;
task gen_spi_start;
   spi start = 1'b0;
   @(posedge arstn)
       #(CLK CYCLE*15) spi start = 1'b1;
                       spi start = 1'b0;
       #(CLK CYCLE)
   @(negedge spi_done)
       #(CLK CYCLE*15) spi start = 1'b1;
       #(CLK CYCLE)
                       spi start = 1'b0;
```

```
clk = 0:
   forever #(CLK_CYCLE/2) clk = ~clk;
   arstn = 1'b0;
   #(CLK CYCLE*7/2)
                        arstn = 1'b1;
task gen spi start;
   spi start = 1'b0;
   @(posedge arstn)
       #(CLK CYCLE*15) spi start <= 1'b1;</pre>
       #(CLK CYCLE)
                        spi start <= 1'b0;
   @(negedge spi done)
       #(CLK CYCLE*15) spi start <= 1'b1;</pre>
       #(CLK CYCLE)
                        spi start <= 1'b0;
```





### Problem - I2C - CDC

□ i2c start@clk -> i2c start sda@clk sda (CDC):

```
always@(posedge clk or negedge arstn) begin
    if(~arstn)
        i2c_start_reg <= 1'b0;</pre>
    else if(i2c start)
        i2c_start_reg <= ~i2c_start_reg;
always@(posedge clk_sda or negedge arstn) begin
    if(~arstn) begin
        i2c_start_reg0 <= 1'b0;</pre>
        i2c start reg1 <= 1'b0;
        i2c_start_reg0 <= i2c_start_reg;</pre>
        i2c_start_reg1 <= i2c_start_reg0;</pre>
assign i2c_start_sda = i2c_start_reg0 ^ i2c_start_reg1;
```



## **Problem - I2C - Glitch**

#### SDA glitches:

```
// sda
assign sda = (current_state == SACK1 || current_state == SACK2 || current_state == RD) ? 1'bz : ( (current_state == START) ? clk_sda : ( (current_state == STOP) ? ~clk_sda : sda_reg ) );
```







## **Problem - I2C - FSM**

□ FSM state transition:



Solution: FSM next\_state logic sampled @negedge clk\_div



```
always@(negedge clk_div) begin
    case(current_state)
         IDLE: next_state <= i2c_start_sda ? START : IDLE;</pre>
         START: next state <= CMD;</pre>
                  next state <= (bit count == 8) ? SACK1 : CMD;</pre>
         CMD:
         SACK1: begin
             if(sda == 1'b0)
                  next_state <= addr_rw[0] ? RD : WR;</pre>
                  next_state <= STOP;</pre>
        WR: next_state <= (bit_count == 8) ? SACK2 : WR;</pre>
         RD: next_state <= (bit_count == 8) ? MACK : RD;</pre>
         SACK2: begin
             if(sda == 1'b0) begin
                  if(i2c_start_sda)
                      next state <= addr rw == {addr,rw} ? WR : START;</pre>
                      next_state <= STOP;</pre>
                  next_state <= STOP;</pre>
        MACK: begin
             if(i2c start sda)
                  next state <= addr rw == {addr,rw} ? RD : START;</pre>
                  next_state <= STOP;</pre>
         STOP:
                  next_state <= IDLE;</pre>
         default:
                      next_state <= IDLE;</pre>
```

## Reference

- Verilog Assignments:
  - Cummings, C. (SNUG 2000). <u>Nonblocking Assignments in Verilog Synthesis</u>, <u>Coding Styles That Kill!</u>
  - o Cummings, C. (HDLCON 1999). <u>Correct Methods For Adding Delays To Verilog Behavioral Models</u>
- Clock Domain Crossing:
  - o Cummings, C. (SNUG 2008). Clock Domain Crossing (CDC) Design & Verification Techniques Using SystemVerilog