# Laboratory Exercise 4

## Latches, Flip-flops, and Registers

Revision of October 14, 2021

The purpose of this exercise is to investigate the fundamental synchronous logic elements: latches, flip-flops, and registers.

#### 1 Work Flow

For Part I you will use *logisim* or the *breadboard* in lab to build and simulate the circuit.

For Parts II and III of the lab you should begin by writing and testing Verilog code and compiling it with Quartus. You should be prepared to show schematics, Verilog, and simulations to your TA, if requested. You must simulate your circuit with ModelSim using reasonable test vectors written in the format used in Lab 2 for the simulation files.

### 2 Part I

Figure 1 shows the circuit for a gated D latch (textbook Section 5.3). In this part, you will build the gated D latch using the *logisim* simulator. Or if you wish, you can also do this using the breadboard you used in Lab 1.



Figure 1: Circuit for a gated D latch.

#### 2.1 What to Do

Perform the following steps:

There are two options. If you liked playing with the chips in Lab 1, you can do it again for this part, otherwise, you should play with the circuit using *logisim*.

#### 1. Construct the circuit.

- (a) If you are in the lab:
  - i. In your lab book, draw a schematic of the gated D latch using interconnected 7400-series chips. Recall from Lab 1 what a gate-level schematic looks like.
  - ii. Build the gated D latch using the chips and breadboard. Use switches to control the clock and D input. Use lights to make Qa and Qb visible. Don't forget to hook up the power and ground on all of your chips!
- (b) If you are doing simulation with logisim
  - i. Using the *logisim* Gates library build the circuit shown in Figure 1. Note that when you select the NAND gate tool, you can first change the number of inputs to 2.
- 2. Study the behaviour of the latch for different D and Clk settings. Observe Q when Clk is set high and you change D several times. Then observe Q when Clk is set low and you change D several times. How do you set Q high? How do you set Q low?
- 3. What are all the cases you need to show that your D latch is working correctly?

## 3 Part II

In modern digital circuit design, latches are rarely used, and only in very special circumstances. The most common storage element today is the edge-triggered D flip flop. One way to build an edge-triggered D flip flop is to connect two D latches in series with the two D latches using opposite edges of the clock. This is called a primary-secondary flip flop (textbook Section 5.4.1). The output of the primary-secondary flip flop changes on a clock edge, unlike the latch, which changes according to the level of the clock. For a positive edge-triggered flip flop, the output changes when the clock edge rises. The Verilog code for a positive edge-triggered flip flop is shown in Figure 2 (textbook Section A.14.2, A.14.3). This flip flop also has an active-low, synchronous reset, meaning that the reset only happens when  $Reset_b = 0$  on the rising clock edge. If q is declared as reg(7:0) q, then you get eight parallel flip flops, which is called an 8-bit register. Of course, d should have the same width as q.

Starting with the circuit you built for Lab 3 Part III, build an ALU with the eight operations as shown in the pseudo-code in Figure 3. Pay attention and note that the operations of the

<sup>&</sup>lt;sup>1</sup>The textbook uses master-slave to describe this type of hardware structure, but we are adopting a more inclusive language of primary-secondary in this course.

Figure 2: Verilog for a positive edge-triggered flip flop with active-low, synchronous reset.

```
always @(*)
                             // declare always block
begin
   case (Function)
                             // start case statement
     0: A + B using the adder from Part II of Lab 3
     1: A + B using the Verilog '+' operator
     2: Sign extension of B to 8 bits
     3: Output 8'b00000001 if at least 1 of the 8 bits in the two inputs is 1
        using a single OR operation
     4: Output 8'b00000001 if all of the 8 bits in the two inputs are 1 using
        a single AND operation
     5: Left shift B by A bits using the Verilog shift operator
     6: A \times B using the Verilog '*' operator
     7: Hold current value in the Register, i.e., the Register value does not change
                             // default case
     default: ...
   endcase
end
```

Figure 3: Pseudo-code for ALU.

ALU here are not all the same as in Lab 3 Part III. The output of the ALU is to be stored in an 8-bit register (textbook Section A.14.4) and the four least-significant bits of the register output are connected to the B input of the ALU. You may want to review Verilog operators (textbook Section 4.6.5). Figure 4 shows the required connections.

#### 3.1 What to Do

The top-level module of your design should have the following signature declaration:

```
module part2(Clock, Reset_b, Data, Function, ALUout);
```



Figure 4: Simple ALU with register circuit for Part II.

- 1. Draw a schematic showing your code structure with all wires, inputs and outputs labeled.
- 2. After drawing your schematic, write the Verilog code that corresponds to your schematic. Your Verilog code should use the same names for the wires and instances as shown in your schematic. Use the code in Figure 2 as the model for your register code.
- 3. Simulate your ALU with ModelSim to satisfy yourself that your circuit is working. Be prepared to justify that your test cases are enough to give confidence that your circuit is working. When you are satisfied with your simulations, you can submit to the Automarker.
- 4. Create a new Quartus project for your circuit. You will need a top-level module to make connections from the instantiation of your part2 module to the switches, keys, LEDs and HEX displays of the DE1-SoC board. Connect the Data input to switches  $SW_{3-0}$ . Connect  $KEY_0$  to the Clock input for the register,  $SW_9$  to Reset\_b and use  $KEY_{3-1}$  for the ALU Function inputs. Display ALUout on  $LEDR_{7-0}$ ; have  $HEX_0$  display the value of Data and set  $HEX_1$ ,  $HEX_2$  and  $HEX_3$  to 0.  $HEX_4$  and  $HEX_5$  should display the least-significant and most-significant four bits of ALUout respectively.
- 5. Compile the project to generate a bitstream to make sure your code can at least be synthesized.
- 6. If you have a board, download the compiled circuit into the FPGA chip. Test the functionality of the circuit by toggling the various inputs and observing the outputs.



Figure 5: Sub-circuit for Part III.

7. If you do not have a board, you can use *fake\_fpga* to test that your circuit behaves as expected.

## 4 Part III

Figure 5 shows a positive edge-triggered flip-flop with several multiplexers. In this part of the lab, you will use eight instances of the circuit in Figure 5 to design a left/right 8-bit rotating register with parallel load shown in Figure 6.

A rotating register uses the concept of *shifting* bits (text Section 5.8, A.14.5) in the register. When bits are shifted in a register, it means that the bits are copied to the next flip flop on the left or the right. For example, to shift the bits left, each flip flop loads the value of the flip flop to its right when the clock edge occurs. The term *rotating* comes from how the bits at the ends of the register are handled. In the left-shift example, the flip flop at the right end of the register has no right neighbour. One option is to load a zero, but for *rotation* we load the value of the flip flop at the left end of the register. The behaviour is as if the register were really a ring because the left and right ends are connected.

The LoadLeft input of all eight instances of the circuit in Figure 5 should be tied to the single rotating register input RotateRight because when you want to rotate the bits right, you have to load the bit to the left. The loadn input of all eight instances should be tied to the single rotating register input ParallelLoadn. The clock input of all eight instances should be tied to the single rotating register input clock. Create an 8-bit-wide rotating register input DATA\_IN, whose individual wires DATA\_IN<sub>7</sub> to DATA\_IN<sub>0</sub> are tied to the D input of each instance of the circuit in Figure 5. Likewise, create an 8-bit-wide rotating register



Figure 6: Top-level circuit for Part III.

output Q, whose individual wires  $Q_7$  to  $Q_0$  are tied to the Q output of each instance of the circuit in Figure 5.

The remaining connections between the eight instances of the circuit in Figure 5 should realize the following behaviour:

- 1. When ParallelLoadn = 0, the value on  $DATA\_IN$  is stored in the flip-flops on the next positive clock edge (i.e., parallel load behaviour).
- 2. When ParallelLoadn = 1, RotateRight = 1 and ASRight = 0 the bits of the register rotate to the right on each positive clock edge (notice the bits rotate to the right with wrap around):

$$Q_7Q_6Q_5Q_4Q_3Q_2Q_1Q_0\\Q_0Q_7Q_6Q_5Q_4Q_3Q_2Q_1\\Q_1Q_0Q_7Q_6Q_5Q_4Q_3Q_2$$

. . .

3. When ParallelLoadn = 1, RotateRight = 1 and ASRight = 1 the bits of the register rotate to the right on each positive clock edge but the most significant bit is replicated. This is called an Arithmetic shift right:

```
Q_7Q_6Q_5Q_4Q_3Q_2Q_1Q_0 
Q_7Q_7Q_6Q_5Q_4Q_3Q_2Q_1 
Q_7Q_7Q_7Q_6Q_5Q_4Q_3Q_2
```

. . .

4. When ParallelLoadn = 1 and RotateRight = 0, the bits of the register rotate to the left on each positive clock edge. ASRight is ignored:

```
Q_7Q_6Q_5Q_4Q_3Q_2Q_1Q_0

Q_6Q_5Q_4Q_3Q_2Q_1Q_0Q_7

Q_5Q_4Q_3Q_2Q_1Q_0Q_7Q_6

...
```

#### 4.1 What to Do

The top-level module of your design should have the following signature declaration:

```
module part3(clock, reset, ParallelLoadn, RotateRight, ASRight, Data_IN, Q);
```

- 1. Draw a schematic for the 8-bit rotating register with parallel load. Your schematic should contain eight instances of the sub-circuit in Figure 5 and all the wiring required to implement the desired behaviour. Label the signals on your schematic with the same names you will use in your Verilog code.
- 2. Starting with the code in Figure 2 for a flip flop, modify it to have an *active-high* synchronous reset. Combine this new flip flop with instances of the *mux2to1* module from Lab 2 to build the sub-circuit shown in Figure 5. To get you started, Figure 7 is a sample of hierarchical code showing the D flip flop with one of the 2-to-1 multiplexers connected to it.

```
//instantiates 2nd multiplexer
mux2to1 M1(
                               //output from left most multiplexer
  .y(rotatedata)
                               //data D coming in
  .x(data_D)
                               //selects input D or rotate
  .s(parallel_loadn)
                               //outputs to flip flop
  .m(datato_dff)
);
                               //instantiates flip flop
flipflop F0(
  .d(datato_dff)
                               //input to flip flop
                               //output from flip flop
  .q(out_Q)
                               //clock signal
  .clock(clock)
  .reset(reset)
                               //synchronous active high reset
);
```

Figure 7: Part of the code for the sub-circuit in Figure 5.

- 3. Write a Verilog module for the rotating register with parallel load that instantiates eight instances of your Verilog module for Figure 5. This Verilog module should match the schematic in your lab book.
- 4. Simulate your rotating register with ModelSim to satisfy yourself that your circuit is working. In your simulation, you should perform the reset operation first. Then, clock the register for several cycles to demonstrate rotation in the left and right directions. (NOTE: If you do not perform a reset first, your simulation will not work! Try simulating without doing reset first and see what happens. Can you explain the results?)

Be prepared to justify that your test cases are enough to give confidence that your circuit is working. When you are satisfied with your simulations, you can submit to the Automarker.

- 5. Create a new Quartus project for your circuit. You will need a top-level module to make connections from the instantiation of your part3 module to the switches, keys and LEDs of the DE1-SoC board. Use  $SW_{7-0}$  as the inputs DATA\_IN<sub>7-0</sub> and  $SW_9$  as a synchronous active high reset. Use  $KEY_1$  as the ParallelLoadn input,  $KEY_2$  as the RotateRight input and  $KEY_3$  as the ASRight input. Use  $KEY_0$  as the clock, but read the important note below about switch bouncing. Be reminded that the  $KEY_3$  output 0 when pressed and 1, when not pressed. The outputs  $Q_{7-0}$  should be displayed on the LEDs ( $LEDR_{7-0}$ ).
- 6. If you have a board, download the compiled circuit into the FPGA chip. Test the functionality of the circuit by toggling the various inputs and observing the outputs.
- 7. If you do not have a board, you can use *fake\_fpga* to test that your circuit behaves as expected.

**Note:** All mechanical switches, such as a push/toggle button, will often make contact several times due the electrical contacts bouncing. This happens quickly in human time, but not in electrical time. With a bouncing switch you can observe multiple high-frequency toggles making it difficult to create single clock edges. If you run into bounce problems with  $KEY_0$  for your clock you are welcome to try using any of the other keys.

## 5 Submission

When submitting to the Automarker make sure you have modules declared as shown below as the Automarker will be looking for modules with these exact signatures.

# 5.1 Part II

For Part II, you need to submit a file named part2.v with the following module in it:

1. module part2(Clock, Reset\_b, Data, Function, ALUout);

## 5.2 Part III

For Part III, you need to submit a file named part3.v with the following module in it:

1. module part3(clock, reset, ParallelLoadn, RotateRight, ASRight, Data\_IN,
Q);