# ECE 551 Project Specification

Spring '18
Simple Neural Network
Revision 6
4/30/2018

## O e ie

## Simple Neural Network

- Simple artificial neural network (ANN) for hand-written digit recognition (inference only)
- Input: 28x28 bitmap of hand-written digits
  - Transmitted from PC through UART
- Output: recognized digit, one of 0–9

Transmitted to PC through UART and displayed on LED



## Simple Neural Network

- 1 input layer
  - 784 nodes
  - Each node represents one bit of input bitmaps
- 1 output layer
  - 10 nodes
  - Each node represents probability that the input is 0, 1, ..., 9, respectively
- 1 hidden layer
  - 32 nodes
  - Connects input layer and output layer

## SNN Input

- 28x28 binary bitmap of a digit
- 28x28 = 784 bits = 98 bytes
- Ten digits (0–9) will be given
  - Some digits are correctly recognized, some others are incorrectly recognized, but the results are deterministic
  - Recognization results will be given
- Test will be done for thousands of digits
- Files will be provided
  - Files for initializing ROM in Modelsim (soon)
  - Files for transmitting from RealTerm (later)

## SNN Output

- Recognized digit, one of 0, 1, ..., 9
- Can be correct or incorrect, but the results should be the same as reference
- 1 byte in ASCII (e.g., '5' is 8'h35 not 8'h05)
- Transmit to PC through UART
- Display on LED

## **Basic Operation**



*f*: activation function

## Hidden and Output Unit Operation

$$y_i = f\left(\sum_{k=0}^{783} w_h(i,k)x_k\right)$$

- To calculate each *i*-th hidden unit result *i*,
  - multiply hidden weight h(i, k) and input unit value k for k = 0, ..., 733
  - apply activation function

$$z_i = f\left(\sum_{k=0}^{31} w_o(i,k)y_k\right)$$

- To calculate each *i*-th output unit result *i*,
  - multiply output weight (i, k) and hidden unit value k for k = 0, ..., 31
  - apply activation function

## Final Output

- Among ten output unit values *i,* the largest value indicates the most likely digit
- e.g., if 5 is the largest, the digit is recognized as 5

## Top-Level Design



(a)98 byte input is loaded from PC to RAM ram\_input\_unit (b)snn\_core reads the input bit by bit and recognizes the digit (c)1 byte result is sent to PC and displayed on LED (d)This flow is controlled by Control FSM



## snn\_core step 1: Start



• start is asserted by snn

#### snn\_core step 2: Mac Input Unit and Hidden Weight



- Read q\_input from ram\_input\_unit incrementing addr\_input\_unit
- Extend 1-bit q\_input to 8-bit to make it either 0 (8'b00000000) or 127 (8'b01111111).
- Read q\_weight\_hidden from ram\_hidden\_weight incrementing addr\_hidden\_weight
- Multiply and accumulate

## snn\_core step 3: Apply Activation Function



- Read rom\_act\_func\_lut using ( ec (mac)+1024) as address and read output (See "Mac Result Rectification" page for ec ())
- The output is <sub>k</sub>. Write to **d\_hidden\_unit** port of **ram\_hidden\_unit**.

#### snn\_core step 5: Mac Hidden Unit and Output Weight



- Read q\_hidden\_unit from ram\_hidden\_unit incrementing addr\_hidden\_unit
- Read q\_weight\_output from ram\_output\_weight incrementing addr\_output\_weight
- Multiply and accumulate

## snn\_core step 6: Apply Activation Function



- Read rom\_act\_func\_lut using ( ec (mac)+1024) as address and read output (See "Mac Result Rectification" page for ec ())
- The output is <sub>k</sub>. Write to **d\_output\_unit** port of ram\_output\_unit.

## snn\_core step 6: Find Maximum



- Find the index of the maximum value in ram\_output\_unit and set digit
- Assert done for one cycle



## **Mac Operation**



- No need to detect overflow or underflow since 26 bits are enough
- All input operands and intermediate values are signed
- Note that asserting clr will take effect one cycle later

#### Mac Result Rectification

- The output of mac is 26 bits, but the address width of rom\_act\_func\_lut is 11 bits
- Take 11 bits from **acc**[17:7] if not overflows nor underflows
- If overflows, i.e., **acc** is positive (**acc**[25]==0) and any of **acc**[24:17] is 1, saturate to 11'b011\_1111\_1111
- If underflows, i.e., **acc** is negative (**acc**[25]==1) and any of **acc**[24:17] is 0, saturate to 11'b100\_0000\_0000

#### **ROM**



- Set DATA\_WIDTH
   and ADDR\_WIDTH
- No reset
- Initial contents
   loaded using
   readmemh in an
   initial block
- Read takes one cycle

#### **RAM**



- Set **DATA\_WIDTH** and ADDR\_WIDTH
- No reset
- Assert **we** to enable write
- Separate data in (data) and data out (q) ports
- Initial contents loaded using readmemh in an **initial** block
- Read and write takes one cycle

## Memory (Input Unit RAM)

| Name           | ROM/<br>RAM | Data<br>width | Addr<br>width | Description       |    | Initialization file                |
|----------------|-------------|---------------|---------------|-------------------|----|------------------------------------|
| ram_input_unit | RAM         | 1             | 10            | Input unit value, | to | ram_input_contents.txt (all zeros) |

- This RAM is instantiated in snn
- Ten sample inputs will be provided. Use one of them to initialize the RAM and test **snn\_core**.

## Input Unit RAM Contents

- ram\_input\_unit is loaded with 784-bit input bitmap
- When running on FPGA and when testing the entire snn module:
  - The contents of ram\_input\_unit is loaded using UART
  - Initialize it with ram\_input\_contents.txt with all zeros
- When testing snn\_core module without UART:
  - Initialize ram\_input\_unit using sample input RAM contents files ram\_input\_contents\_sample\_?.txt (see "Test ROM Initialization File Set" page)

## Memory (ROM and RAM)

| Name              | ROM/<br>RAM | Data<br>width | Addr<br>width   | Description                            | Initialization file                 |
|-------------------|-------------|---------------|-----------------|----------------------------------------|-------------------------------------|
| rom_hidden_weight | ROM         | 8             | 5+10<br>=15 (*) | Hidden weight, $h(0,0)$ to $h(783,31)$ | rom_hidden_weight_contents.txt      |
| rom_output_weight | ROM         | 8             | 4+5<br>=9 (**)  | Output weight, (0,0) to (31,9)         | rom_output_weight_contents.txt      |
| ram_hidden_unit   | RAM         | 8             | 5               | Hidden unit result,<br>to 31           | ram_hidden_contents.txt (all zeros) |
| ram_output_unit   | RAM         | 8             | 4               | Output unit result, to 9               | ram_output_contents.txt (all zeros) |
| rom_act_func_lut  | ROM         | 8             | 11              | Activation function LUT                | rom_act_func_lut_contents.txt       |

- These ROMs and RAMs are instantiated in **snn\_core**
- (\*) addr\_hidden\_weight[14:0] = {cnt\_hidden[4:0], cnt\_input[9:0]}
- (\*\*) addr\_output\_weight[8:0] = {cnt\_output[3:0], cnt\_hidden[4:0]}

#### **Activation Function LUT**

• We use a sigmoid activation function for both = f() and = f()



- This non-linear function is implemented using an LUT
  - Input: 11-bit mac output, (-1024 to 1023) + 1024 since address cannot be negative
  - Output: 8-bit <sub>k</sub> or <sub>k</sub>, 0 to 127

## rom\_hidden\_weight\_contents.txt

## rom\_output\_weight\_contents.txt

```
@ O
            3 //
    # 0,
16 //
0 // # 0,
       # 0,
//
                  # 4,0 4 - 2
4 //
@20
              # 0,00 13 \longleftarrow W_0(0,1) = 0 x 0 D
0 //
       # 1,
            # 1, 0 -21
# 2, 0 6 -26
# 3, 0 1 25
       # 1,
//
    # 1,
6 //
1 // # 1,
                  # 4, 0 16 22
16 //
         # 1,
                             -w_o(15,8) = 0x35
                 # 15, 0 35 53
35 //
                  # 16, 0 -1
  //
 //
                  # 17, 0 -72
               # 1 , 0 2 45
2 //
                 # 1 , 0 - 1
 //
                  # 20, 0 0 14
0 //
```

### rom\_act\_func\_lut\_contents.txt

```
00 // (-1024) 0 \leftarrow f(-1024) = 0
00 // (-1023) 0
00 // (-1022) 0
3 // (-5) 63
3 // (-4) 63
3 // (-3) 63 \leftarrow f(-3) = 63 = 0x3F
40 // (-2) 64
40 // (-1) 64
40 // (0) 64
40 // (1) 64
40 // (2) 64
41 // (3) 65
41 // (4) 65
7 // (1020) 127
7 // (1021) 127
7 // (1022) 127
7 // (1023) 127 \leftarrow f(-
```

De ig F

## Bottom-Up Design Flow

- (a)Design and test **uart\_tx**, **uart\_rx** separately and together (HW3)
- (b)Design and test mac (modify from EX7)
- (c)Design and test snn\_core using input pre-loaded on RAM ram\_input\_contents\_sample\_?.txt (not loaded via UART)
- (d)Integrate uart\_tx, uart\_rx, and snn\_core into snn
- (e)Write a testbench for **snn** 
  - For testing purpose, use the pre-loaded RAM used in (c) and another uart\_tx to load the empty input RAM inside snn
  - Use another **uart\_rx** to receive the final result and display on the console
- (f)Finally, run it on FPGA

Hi

#### Hints

- The last pair of mac operands take two additional cycles since mac takes one cycle to be cleared and RAM and ROM take one cycle for read
- The 1:2 demux is actually not needed. Whether to write on ram\_hidden\_unit or ram\_output\_unit is determined by the two we (write enable) signals of the two RAMs.

## FSM Design Example



Note: No explicit state for finding maximum *i*.
 Maximum value is updated on the fly when written on ram\_output\_unit

Pe f a ce

I e e

## Performance Improvement

- Improve performance by using more parallel mac operators
  - Split RAMs and ROMs for parallel access
  - Performance will dramatically improve
  - Area will increase (trade-off!)
- Find maximum as you calculate output unit
  - You will not need ram\_output\_unit, so you save some area too
- More optimization share your ideas on Canvas for bonus points
- Describe your optimization ideas in the project report
  - What you have done and what you think you could do
- Use can modify only **snn\_core** to improve performance. Performance evaluation will be done by simulation without UART transmission.

Te

### **Test ROM Initialization File Set**

| Name:                           | Digit | Recognized digit | Math file                                        |
|---------------------------------|-------|------------------|--------------------------------------------------|
| ram_input_contents_sample_0.txt | 0     | 0                | mac_trace_hidden_0.txt<br>mac_trace_output_0.txt |
| ram_input_contents_sample_1.txt | 1     | 2 (incorrect)    | mac_trace_hidden_1.txt<br>mac_trace_output_1.txt |
| ram_input_contents_sample_2.txt | 2     | 2                | mac_trace_hidden_2.txt<br>mac_trace_output_2.txt |
| ram_input_contents_sample_3.txt | 3     | 3                | mac_trace_hidden_3.txt<br>mac_trace_output_3.txt |
| ram_input_contents_sample_4.txt | 4     | 4                | mac_trace_hidden_4.txt<br>mac_trace_output_4.txt |
| ram_input_contents_sample_5.txt | 5     | 1 (incorrect)    | mac_trace_hidden_5.txt<br>mac_trace_output_5.txt |
| ram_input_contents_sample_6.txt | 6     | 6                | mac_trace_hidden_6.txt<br>mac_trace_output_6.txt |
| ram_input_contents_sample_7.txt | 7     | 7                | mac_trace_hidden_7.txt<br>mac_trace_output_7.txt |
| ram_input_contents_sample_8.txt | 8     | 8                | mac_trace_hidden_8.txt<br>mac_trace_output_8.txt |
| ram_input_contents_sample_9.txt | 9     | 0 (incorrect)    | mac_trace_hidden_9.txt<br>mac_trace_output_9.txt |

### Serial Input Files

- Once you program on FPGA, input is provided through UART using RealTerm
- These input files will be provided later on purpose to get you to verify your design using ModelSim

### ram\_input\_contents\_sample\_4.txt

```
← 28x28 bitmap
_{0} — Bit 0
<sup>o</sup> ← Bit 4
```

### Check the Math

- mac\_trace\_hidden\_?.txt is the trace of mac operations between input units and hidden weights
- mac\_trace\_output\_?.txt is the trace of mac operations between hidden units and output weights
- **\$display** your **mac** inputs and output and compare with the reference comparing waveform will be very painful. Don't do this.

### mac\_trace\_output\_4.txt

|                            |     | k   |             |                |                         |            |                |
|----------------------------|-----|-----|-------------|----------------|-------------------------|------------|----------------|
| # 0                        | # 0 | 2   | -61         | -122.          | <b>-</b> 122 <b>←</b>   | o <b>V</b> | (0,0)          |
| # 1                        | # 0 | 125 | 22          | 2750.          | 262                     | $_0$ X     | $(U_{i}U_{j})$ |
| # 2                        | # O | 75  | 14          | 1050.          | 367                     |            |                |
| # 3                        | # O | 17  | -3          | -663.          | 3015                    |            |                |
| # 4                        | # O | 126 | - 2         | -115 2.        | - 577                   |            |                |
| # 5                        | # O | 1   | -26         | -26.           | - 603                   |            |                |
| # 6                        | # O | 127 | -47         | <b>-</b> 5 6 . | -14572                  |            |                |
| # 7                        | # O | 65  | 23          | 14 5.          | -13077                  |            |                |
| #                          | # 0 | 1   | 21          | 21.            | -13056                  |            |                |
| #                          | # O | 0   | -65         | 0.             | -13056                  | V          | (10.0)         |
| # 10                       | # O | 0   | -2          | -1 0.          | <b>-</b> 13236 <b>←</b> | 10 X       | (10,0)         |
| # 11                       | # O | 3   | -76         | <b>-22</b> .   | -13464                  | _ •        | <b>,</b> , ,   |
| # 12                       | # O | 122 | 3           | 475 .          | - 706                   |            |                |
| # 13                       | # O | 2   | 15          | 30.            | - 676                   |            |                |
| # 14                       | # O | 127 | -25         | -3175.         | <b>-</b> 11 51          |            |                |
| # 15                       | # O | 127 | -56         | -7112.         | <b>-</b> 1 63           |            |                |
| # 16                       | # 0 | 127 | 14          | 177 .          | <b>-</b> 171 5          |            |                |
| # 17                       | # 0 |     | -51         | <b>-</b> 45 .  | -17644                  |            |                |
| # 1                        | # O | 11  | <b>-</b> 75 | - 25.          | -2656                   |            |                |
| # 1                        | # 0 | 12  | <b>-</b> 5  | -6 6.          | -27265                  |            |                |
| # 20                       | # 0 | 3   | -17         | -646.          | -27 11                  |            |                |
| # 21                       | # O | 125 | -24         | -3000.         | -30 11                  |            |                |
| # 22                       | # 0 | 127 | 20          | 2540.          | -2 371                  |            |                |
| # 23                       | # 0 | 7   | -57         | -4 5 <b>.</b>  | -33330                  |            |                |
| # 24                       | # O | 2   | <b>-</b> 5  | -1624.         | -34 54                  |            |                |
| # 25                       | # O | 4   | 1           | 4.             | -34 50                  |            |                |
| # 26                       | # 0 | 0   | 32          | 0.             | -34 50                  |            |                |
| # 27                       | # O | 127 | 3           | 4 26.          | -30124                  |            |                |
| # 2                        | # 0 | 0   | <b>-</b> 35 | 0.             | -30124                  |            |                |
| # 2                        | # 0 | 1   | 27          | 27.            | -300 7                  |            |                |
| # 30                       | # 0 | 127 | -3          | -4 53.         | -35050                  |            |                |
| # 31                       | # 0 | 107 |             | 63.            | -34087 Doct             | ified (Coo | "Mag Doggal    |
| Rectified (See "Mac Result |     |     |             |                |                         |            |                |
|                            |     |     |             |                | Rect                    | ification" | page)          |

Activation function applied

### **UART Input Files**

- Same input sample files on the "Test ROM
   Initialization File Set" page in binary format, not for \$readmemh()
- Ten uart\_input\_sample\_?.txt files
- 784 bits = 98 bytes (8 bits per byte)
- 1st bit (LSB) of 1st byte is pixel #0
- Last bit (MSB) of last byte is pixel #783

### Sending Input Files



- Select "Send" tab
- Press "..." button to select a file
- Press "Send File" button to send the selected file

### **Expected Output**



- Make sure to select "Hex(space)" on the "Display" tab
- When uart\_input\_sample\_0.txt through uart\_input\_sample\_9.txt are sent, the expected result is as shown above
- See the "Recognized digit" column on the "Test ROM Initialization File Set" page

# S he i

### Synthesize Your Design

- You have to be able to synthesize your design at the **snn** level of hierarchy.
- Your synthesis script should write out a gate level netlist of follower (**snn.vg**).
- You should be able to demonstrate at least one of your tests running on this post synthesis netlist successfully.
- Timing (400MHz) is mildly challenging. Your main synthesis objective is to minimize area.

### Synthesis Constraints

| Contraint                | Value                                                                                                                                       |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Clock frequency          | 400MHz (yes, I know the project spec speaks of 50MHz, but that is for the FPGA mapped version. The TSMC mapped version needs to hit 400MHz. |
| Input delay              | 0.5ns after clock rise for all inputs                                                                                                       |
| Output delay             | 0.5ns prior to next clock rise for all outputs                                                                                              |
| Drive strength of inputs | Equivalent to a ND2D2BWP gate from our library                                                                                              |
| Output load              | 0.1pF on all outputs                                                                                                                        |
| Wireload mode            | TSMC32K_Lowk_Conservative                                                                                                                   |
| Max transition time      | 0.15ns                                                                                                                                      |
| Clock uncertainty        | 0.10ns                                                                                                                                      |

• NOTE: Area should be taken after all hierarchy in the design has been smashed.

# G adi g

## Grading Criteria (subject to change)

- Project demo: 65%
  - Code review: 20%
    - DUTs: Comment quality, conformity to the guidelines, etc.
    - Testbenches: Comment quality, coverage, etc.
  - Functionality: 30%
    - Functionality test using reference testbenches (not all reference testbenches will be provided)
  - Synthesis script review: 5%
  - Post-synthesis test results: 10%
- Report: 5%
  - 2-page report on your efforts to improve performance and reduce area
  - Describe each team member's contribution to the project
  - Submit by Wednesday 5/9 11:59pm
- Design performance: 15%
  - Number of cycles to complete test
- Design area: 15%
  - Cell area (Synopsys) and FPGA resource usage (Quartus)
- Bonus points: 3%
  - Discussion participation on Canvas (good questions and good answers): 1.5%
  - Use of a version control system: 1.5%

### **Bonus Points**

- Up to 1.5% extra credit for making significant contributions on the Canvas Discussion Forum
- This specification is incomplete or even incorrect
  - In practice, you are never given a perfect specification for a new design
- Make contributions
  - Make definitions more clear
  - Correct inconsistencies
    - e.g., 15-bit output connected to 16-bit input
  - Participate in discussions. Share ideas and information.



### Project Demo (Tentative)

- Location: EH 3634 or 4613
- Date: 5/3 (Thu) and 5/4 (Fri)
  - 1.25% extra credit for demoing on Thursday
  - Reserve a time slot: <a href="https://doodle.com/poll/n32pyv3zey8h3iym">https://doodle.com/poll/n32pyv3zey8h3iym</a>
- Flash ROM file
- No need to bring your laptop and cable
- Short interview