# Introduction to Path Delay Fault And A Sat-Based Path-Delay-Fault ATPG Solver

VLSI Testing LAB: ED612 陳玥融 rosechen30932@gmail.com 陳柏諺 chentt13@gmail.com

## Path Delay Fault

- Any path with a total delay exceeding the clock interval is called a "path fault."
- One major problem in finding delay faults is the number of possible paths in a circuit under test (CUT). The number of total paths can grow exponentially with circuit size.



4 paths in the circuit:

• 
$$A \rightarrow E \rightarrow G$$

• 
$$B \rightarrow E \rightarrow G$$

• 
$$C \rightarrow F \rightarrow G$$

• 
$$D \rightarrow F \rightarrow G$$

## Path-Delay-Fault ATPG

- A path-delay-fault ATPG generates a vector pair (v1,v2) that can distinguish between the correct circuit behavior and the faulty circuit behavior caused by defects.
- 2 phases of ATPG:
  - Fault Activation: Creates a transition (either rising or falling) at the beginning of the target path.
  - Fault Propagation: Propagates the corresponding transition to primary output through the target path.



## Some Terms in Path-Delay-Fault ATPG

Controlling Values & Non-Controlling Values

| Gate Type | Controlling Value | Non-Controlling Value |
|-----------|-------------------|-----------------------|
|           | (CV)              | (NCV) .               |
| AND .     | 0 .               | 1 .                   |
| OR .      | 1 .               | 0 .                   |

#### Timeframe

| Transition Tyma | Logic value at | Logic value at |
|-----------------|----------------|----------------|
| Transition Type | Timeframe 0    | Timeframe 1    |
| Rising(0→1)     | 0              | 1              |
| Falling(1→0)    | 1              | 0              |

## Test Quality for A Path

□ A test pattern (v1,v2) of a path P can be classified as Robust or Non-Robust based on the transition states on the on-inputs and off-inputs.



| On input transition  | Off-input assignments |                     |  |
|----------------------|-----------------------|---------------------|--|
| On-input transition  | Robust(R)             | Non-Robust(NR)      |  |
| $cv \rightarrow ncv$ | $x \rightarrow ncv$   | $x \rightarrow ncv$ |  |
| $ncv \rightarrow cv$ | $ncv \rightarrow ncv$ | $x \rightarrow ncv$ |  |

### Robust Test













- Both inputs have delay fault
  - Success

- Only on-input has delay fault
  - Success

- Only off-input has delay fault
  - Success

#### Non-Robust Test



|   | $t_0$ | $t_1$ |
|---|-------|-------|
| Α | 1     | 0     |
| В | 0     | 1     |
| С | 0     | 0     |



■ Both inputs have delay fault

Fail



- Only on-input has delay fault
  - Success



- Only off-input has delay fault
  - Fail

## Boolean Satisfiability (SAT) Problem

- □ SAT is the problem of determining if there exists an interpretation that satisfies a given Boolean formula.
  - $\neg$  ( $\neg$  a  $\land$  b) is satisfiable because a=0 and b=1 make it true.
  - $\neg$  ( $\neg$  a  $\land$  a) is unsatisfiable.
- □ SAT is the first problem that was proven to be NPcomplete which means there is no known algorithm that efficiently solves each SAT problem.
- A 3-CNF-SAT problem: Given a Boolean formula F in 3-CNF form, does there exist any interpretation that make F true?

## Conjunctive Normal Form (CNF)

- A literal is either a Boolean variable or the negation of a Boolean variable.
  - x, ¬ y
- A clause is a disjunction of literals.
- □ A Boolean formula is in Conjunctive Normal Form if it is a conjunction of clauses (or a single clause).
- □ 3-CNF: a conjunction of clauses where each clause contains exactly 3 literals/at most 3 literals.
  - $(x \lor y \lor \neg z) \land (\neg y \lor z) \land (\neg x)$

## **Tseytin Transformation**

□ Tseytin transformation takes as input an arbitrary combinatorial logic circuit and produces a Boolean formula in conjunctive normal form (CNF), which can be solved by a CNF-SAT solver.

| Gate type | Operation | CNF expressions                     |
|-----------|-----------|-------------------------------------|
| a         | c = a · b | (¬a ∨ ¬b ∨ c) ∧ (a ∨ ¬c) ∧ (b ∨ ¬c) |
| a         | c = a + b | (a ∨ b ∨ ¬c) ∧ (¬a ∨ c) ∧ (¬b ∨ c)  |
| a — C     | c = -a    | (¬a∨¬c)∧(a∨c)                       |

## SAT-Based Path-Delay-Fault ATPG

- A given combination circuit + a given PDF.
- □ Do Fault Activation & Fault Propagation = Build a Boolean formula in CNF and feed into the SAT solver.
  - Problem definition: Can we find a test vector pair to detect the transition delay fault rising on path  $A \rightarrow E \rightarrow G$ ?



For non-robust test:

1<sup>st</sup> timeframe:  $(\neg A \lor \neg B \lor E) \land (A \lor \neg E) \land (B \lor \neg E) \land ..... \land \neg A$ 2<sup>nd</sup> timeframe:  $(\neg A \lor \neg B \lor E) \land (A \lor \neg E) \land (B \lor \neg E) \land ..... \land A \land B \land F$ 

☐ If the SAT problem is solved, a test vector pair(v1, v2) is successively found and the PDF is detected.

## What you need to do in HW4 In kai\_objective.cpp

Add more clauses to the original combinational circuit CNF by using AddObj(ToCUTName(gate ptr,

```
timeframe), logic value)
void AtpgObj::BuildFromPath_NR(PATH *pptr) | Target path
    cleanup();
   KaiGATE *CurG, *PreG;
    TRANSITION CurT, PreT;
    assert (pptr->NoGate () ==pptr->NoTrans ());
```

```
PreG=/* input gate on sensitive path*/
PreT=/* input transition on sensitive path*/
```

Find PI gate ptr and the transition state of the PI on target path

```
// Fault Activation at 1st TimeFrame
if(PreT==R) AddObj(ToCUTName(PreG, 0), /*value*/);
else if(PreT==F) AddObj(ToCUTName(PreG, 0), /*value*/);
else { cerr<<"R/F Error !"<<endl; exit(-1); }</pre>
// Fault Activation at 2nd TimeFrame
if(PreT==R) AddObj(ToCUTName(PreG, 1), /*value*/);
else if(PreT==F) AddObj(ToCUTName(PreG, 1), /*value*/);
else { cerr<<"R/F Error !"<<endl; exit(-1); }</pre>
```

**Fault Activation** 

#### More Hints

☐ Go to the following files to understand the data structure of this program.

```
#include "GetLongOpt.h"
#include "kai_gate.h"
#include "kai_path.h"
#include "kai_objective.h"
#include "kai_typeemu.h"
```

E.g. In kai\_path.h:

```
KaiGATE* GetGate(unsigned int i) { return _vgate[i]; }
TRANSITION GetTrans(unsigned int i) { return _vtrans[i]; }
unsigned int NoGate() { return _vgate.size(); }
```

E.g. In kai\_gate.h:

```
GATEFUNC GetFunction() { return _function; }
KaiGATE* Fanin(unsigned int i) { return _fanin[i]; }
```

Only AND, NAND, OR, NOR gates need to be considered.