## Lab 7 Report

Register File

CENG 342 Digital Systems



## **Samuel Donovan**

Samantha Pfeiffer

2021-03-15

Lab 7

#### **OVERVIEW**

The purpose of this lab was to build a register file that will serve as the primary SRAM for the CPU.

### --- REGISTER ---

A register is a number of flip flops that are accessed in unison. A register can be written to, or read from. Registers commonly also have reset capability. See figure below.

Figure 1 Register Diagram



### --- REGISTER FILE ---

The register file consists of a number of registers that can be selectively written to and read from. The file consists of 6 inputs and 2 outputs.

Table 1 Register File I/O

| Name        | In/Out | Size                        | Description                       |
|-------------|--------|-----------------------------|-----------------------------------|
| Reset       | In     | 1                           | Clears all registers in the file  |
| CLK         | In     | 1                           | Write is triggered on rising edge |
| WriteEnable | In     | 1                           | Enables writing to the registers  |
| InputSel    | In     | log <sub>2</sub> (# of Reg) | Write register select             |
| Input       | In     | Register Size               | Write input                       |
| OutputASel  | In     | log <sub>2</sub> (# of Reg) | Read Output A register select     |
| OutputBSel  | In     | log <sub>2</sub> (# of Reg) | Read Output B register select     |
| OutputA     | Out    | Register Size               | Read Output A                     |
| OutputB     | Out    | Register Size               | Read Output B                     |

As can be seen in **Table 1**, two registers can be read at once from the write file.

Lab 7

All designs were made for a Nexys A7-100T (xc7a100tcsg324-1) FPGA board in VHDL using Vivado 2020.2.

#### --- REGISTER ---

A generic n-bit register was designed using a simple process, where the state of the output (q) is conditionally set to the input (d) on clk's rising edge, or to 0 when reset.

See **Appendix A**.

#### --- REGISTER FILE ---

For the register file, two generics are taken as input parameters: REG\_SIZE, and N REG. Save for that, the port scheme is identical to that seen in **Table 1**.

Some math is done to compute  $log_2(REG\_SIZE)$  which is then used as the Sel STD\_LOGIC\_VECTOR's sizes.

During operation, the Sel STD\_LOGIC\_VECTORS are converted into unsigned integers to be used as indexes in the register array, which are selectively tied to the input and outputs.

See Appendix D.

Lab 7

For synthesizing a 4-bit register, four switches were set to be it's input, and a push button was tied to its reset. As is required by Vivado/VHDL, the internal clock was tied to CLK. Four LEDs were tied to q. See **Appendix C** for the .xdc file.

For synthesizing a 4-bit register file with 8 registers, four switches were again set to be it's input, and a push button was tied to its reset, and the internal clock was again used as CLK. Additionally, for each of the three selects (InputSel, OutputB, OutputASel), three switches were used. Eight LEDs were divided between OutputA and OutputB. See Appendix F for the .xdc file.

#### **SIMULATION RESULTS**

Figure 2 Register Sim Results (REG\_SIZE = 4) [Appendix B]



Figure 3 Register File Sim Results (REG\_SIZE = 8, N\_REGS = 10) [Appendix F]



## **SYNTHESIS RESULTS**

Figure 4 Register Synth - Output Displaying '1001'



Figure 5 Register Synth - Output Displaying '1111'



Figure 6 Register File Synth - A and B Displaying Different Registers



Figure 7 Register File Synth - A and B Displaying the Same Register  $\,$ 



Figure 8 Register File Synth - Reset Button Clears Output



## **ISSUES ENCOUNTERED**

During synthesis, it was discovered that the CLK variable could not be tied to switch, and must be tied to the inner clock of the board due to the way that VHDL's CLK variable works.

### **CONCLUSIONS**

Given our familiarity with registers and flip-flops, the simplicity of this lab meant writing and simulating our components took very little time.

While the single register was easy to physically test, due to the number bits inputted and outputted from the register file it proved a bit confusing to test physically. However, once testing was complete, both components were found to work as expected.

## **APPENDIX A: Generic Register VHDL Code (gen\_register.vhdl)**

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity gen register is
  generic(N: integer := 8);
 Port (
    clk, reset: in std logic;
    d: in std logic vector((N-1) downto 0);
    q: out std logic vector((N-1) downto 0)
   );
end gen register;
architecture Behavioral of gen register is
begin
    process(clk, reset)
    begin
        if (reset='1') then
           q <= (others=>'0');
        elsif(clk'event and clk='1') then
            q \ll d;
        end if;
    end process;
end Behavioral;
```

# APPENDIX B: Generic Register Testbench VHDL Code (gen\_register\_testbench.vhdl)

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.NUMERIC STD.ALL;
entity gen reg testbench is
end gen reg testbench;
architecture Behavioral of gen reg testbench is
    component gen register
    PORT (
    clk, reset: in std logic;
    d: in std logic vector(7 downto 0);
    q: out std logic vector(7 downto 0)
    );
    end component;
signal d,q: std logic vector(7 downto 0) := (others => '0');
signal clk: std logic := '0';
signal reset: std logic := '1';
constant clk period : time := 20ns;
begin
EightBitReg: entity work.gen register (Behavioral)
    generic map (N=>8)
    port map(clk=>clk, d=>d, q=>q, reset=>reset);
clk process: process
begin
   clk <= '0';
   wait for clk period/2;
   clk <= '1';
    wait for clk period/2;
end process;
sim proc: process
begin
```

```
reset <= '0' after 20ns;</pre>
    d <= "00000011";</pre>
   wait until falling edge(clk);
    wait until falling edge(clk);
    d <= "00001100";
   wait until falling edge(clk);
   wait until falling edge(clk);
   d <= "00110011";
   wait until falling edge(clk);
   wait until falling_edge(clk);
   d <= "11111111";
   wait until falling edge(clk);
   wait until falling edge(clk);
   d <= "10000000";
   wait until falling edge(clk);
   wait until falling edge(clk);
   wait;
 end process;
end Behavioral;
```

### **APPENDIX C: Generic Register Constraints (gen\_reg\_constraints.xdc)**

```
## Clock signal
[get ports { clk }]; #IO L12P T1 MRCC 35 Sch=clk100mhz
##Switches
[get ports { d[0] }];
set property -dict { PACKAGE PIN L16
                    IOSTANDARD LVCMOS33 }
[get ports { d[1] }];
set property -dict { PACKAGE PIN M13
                    IOSTANDARD LVCMOS33 }
[get ports { d[2] }];
[get ports { d[3] }];
## LEDs
[get ports { q[0] }];
[get ports { q[1] }];
set property -dict { PACKAGE PIN J13
                    iostandard Lvcmos33 }
[get_ports { q[2] }];
[get ports { q[3] }];
##Buttons
[get ports { reset }];
```

## **APPENDIX D: Generic Register File VHDL Code (gen\_register\_file.vhdl)**

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.MATH REAL.ALL;
use IEEE.NUMERIC STD.ALL;
entity gen reg file is
    generic(
        REG SIZE: integer := 8;
        N REGS: integer := 2
        );
    Port (
        clk, reset, writeEnable: in std logic;
        InputSel: in
std logic vector(natural(ceil(log2(real(N REGS))))-1 downto 0);
        Input: in std logic vector(REG SIZE-1 downto 0);
        OutputASel, OutputBSel: in
std logic vector(natural(ceil(log2(real(N REGS))))-1 downto 0);
        OutputA, OutputB: out std logic vector (REG SIZE-1
downto 0)
    );
end gen reg file;
architecture Behavioral of gen reg file is
    type REG ARR is array (N REGS-1 downto 0) of
        std logic vector(REG SIZE-1 downto 0);
    signal regs: REG ARR;
begin
    process(clk, reset)
    begin
        if(reset = '1') then
            regs <= (others=>(others=>'0')); --Clear all
registers
        elsif(clk'event and clk='1') then
            if writeEnable='1' then
                regs(to integer(unsigned(InputSel))) <= Input;</pre>
            end if;
        end if;
```

```
end process;
 OutputA <= regs(to_integer(unsigned(OutputASel)));</pre>
 OutputB <= regs(to integer(unsigned(OutputBSel)));</pre>
end Behavioral;
```

# APPENDIX E: Generic Register File Testbench VHDL Code (gen\_register\_file\_testbench.vhdl)

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.MATH REAL.ALL;
use IEEE.NUMERIC STD.ALL;
use STD.ENV.STOP;
entity gen reg file testbench is
end gen reg file testbench;
architecture Behavioral of gen reg file testbench is
    constant REGSIZE: integer := 8;
    constant NREGS:
                      integer := 16;
    constant SELSIZE: natural :=
natural(ceil(log2(real(NREGS))));
    signal CLK, RESET, WE: STD LOGIC := '0';
    signal InputSel, OutputASel, OutputBSel:
STD LOGIC VECTOR (SELSIZE-1 downto 0);
    signal Input, OutputA, OutputB: STD LOGIC VECTOR (REGSIZE-1
downto 0);
begin
reg file: entity work.gen reg file (behavioral)
            generic map(REG SIZE=>REGSIZE, N REGS=>NREGS)
            port map (
                clk=>CLK,
                reset=>RESET,
                writeEnable=>WE,
                InputSel=>InputSel,
                Input=>Input,
                OutputASel=>OutputASel,
                OutputBSel=>OutputBSel,
                OutputA=>OutputA,
                OutputB=>OutputB
            );
testProc: process
```

```
Pfeiffer, Samantha
```

```
begin
    --Set signals 0
    CLK <= '0';
    RESET <= '0';
    WE <= '0';
    InputSel <= (others => '0');
    Input <= (others => '0');
    OutputASel <= (others => '0');
    OutputBSel <= (others => '0');
    wait for 1ns;
    --Reset
    RESET <= '1';
    wait for 0.5ns;
    CLK <= '1';
    wait for 0.5ns;
    CLK <= '0';
    RESET <= '0';
    --Write 56 to reg 5
    WE <= '1';
    Input <= std logic vector(to unsigned(56, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(5, SELSIZE));</pre>
    wait for 0.5ns;
    CLK <= '1';
    wait for 0.5ns;
    CLK <= '0';
    Input <= std logic vector(to unsigned(0, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(0, SELSIZE));</pre>
    --Write 206 to reg 3
    WE <= '1';
    Input <= std logic vector(to unsigned(206, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(3, SELSIZE));</pre>
    wait for 0.5ns;
    CLK <= '1';
    wait for 0.5ns;
    CLK <= '0';
    WE <= '0';
    Input <= std logic vector(to unsigned(0, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(0, SELSIZE));</pre>
```

```
--Write 128 to reg 9
    WE <= '1';
    Input <= std logic vector(to unsigned(128, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(9, SELSIZE));</pre>
   wait for 0.5ns;
    CLK <= '1';
    wait for 0.5ns;
    CLK <= '0';
   WE <= '0';
    Input <= std logic vector(to unsigned(0, REGSIZE));</pre>
    InputSel <= std logic vector(to unsigned(0, SELSIZE));</pre>
    --Read reg 5 to output A
    OutputASel <= std logic vector(to unsigned(5, SELSIZE));
   wait for 1ns;
    --Read reg 3 to output
    OutputBSel <= std logic vector(to unsigned(3, SELSIZE));
   wait for 1ns;
    --Read reg 9 to output A
    OutputASel <= std logic vector(to unsigned(9, SELSIZE));
   wait for 1ns;
    --Read reg 9 to output B
    OutputBSel <= std logic vector(to unsigned(9, SELSIZE));
   wait for 1ns;
    --Reset
    RESET <= '1';
   wait for 0.5ns;
   CLK <= '1';
   wait for 0.5ns;
   CLK <= '0';
   RESET <= '0';
   stop;
end process;
end Behavioral;
```

# APPENDIX F: Generic Register File Constraints File (gen\_reg\_file\_constraints.xdc)

```
## Clock signal
[get ports { clk }]; #IO L12P T1 MRCC 35 Sch=clk100mhz
##Switches
set property -dict { PACKAGE PIN J15
                                      IOSTANDARD LVCMOS33 }
[get ports { Input[0] }];
set property -dict { PACKAGE PIN L16
                                      IOSTANDARD LVCMOS33 }
[get ports { Input[1] }];
set property -dict { PACKAGE PIN M13
                                      IOSTANDARD LVCMOS33 }
[get ports { Input[2] }];
set property -dict { PACKAGE PIN R15
                                      IOSTANDARD LVCMOS33 }
[get ports { Input[3] }];
set property -dict { PACKAGE PIN R17
                                      IOSTANDARD LVCMOS33 }
[get ports { InputSel[0] }];
set property -dict { PACKAGE PIN T18
                                      IOSTANDARD LVCMOS33 }
[get ports { InputSel[1] }];
set property -dict { PACKAGE PIN U18
                                      IOSTANDARD LVCMOS33 }
[get ports { InputSel[2] }];
set property -dict { PACKAGE PIN R13
                                      IOSTANDARD LVCMOS33 }
[get ports { OutputASel[0] }];
                                      IOSTANDARD LVCMOS18 }
set property -dict { PACKAGE PIN T8
[get ports { OutputASel[1] }];
set property -dict { PACKAGE PIN U8
                                      IOSTANDARD LVCMOS18 }
[get ports { OutputASel[2] }];
set property -dict { PACKAGE PIN R16
                                      IOSTANDARD LVCMOS33 }
[get ports { OutputBSel[0] }];
set property -dict { PACKAGE PIN T13
                                      IOSTANDARD LVCMOS33 }
[get ports { OutputBSel[1] }];
set property -dict { PACKAGE PIN H6
                                      IOSTANDARD LVCMOS33 }
[get ports { OutputBSel[2] }];
#set property -dict { PACKAGE PIN U12
                                       IOSTANDARD LVCMOS33 }
[get ports { SW[13] }]; #IO L
set property -dict { PACKAGE PIN U11
                                      IOSTANDARD LVCMOS33 }
[get ports { clk }];
set property -dict { PACKAGE PIN V10
                                      IOSTANDARD LVCMOS33 }
[get ports { writeEnable }];
```

```
## LEDs
set property -dict { PACKAGE PIN H17
                                       iostandard Lvcmos33 }
[get ports { OutputA[0] }];
set property -dict { PACKAGE PIN K15
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputA[1] }];
set_property -dict { PACKAGE PIN J13
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputA[2] }];
set property -dict { PACKAGE PIN N14
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputA[3] }];
set property -dict { PACKAGE PIN R18
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputB[0] }];
set property -dict { PACKAGE PIN V17
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputB[1] }];
set property -dict { PACKAGE PIN U17
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputB[2] }];
set property -dict { PACKAGE PIN U16
                                       IOSTANDARD LVCMOS33 }
[get ports { OutputB[3] }];
##Buttons
set property -dict { PACKAGE PIN N17
                                       IOSTANDARD LVCMOS33 }
[get ports { reset }];
```