# Lab 10: 7 Segment Display EECE 2106.05

By: Samuel Lee & Carlos Alvizo

#### **Abstract**

In Experiment 10 we designed a circuit with a 7 segment display. We tested these circuits based on the partial truth table given in the pdf for this lab, and had to use k maps to find an equation fit for the multiplexer part of this lab. One highlight was the 7 segment display itself, which is a new gate for this lab and was quite different from any other circuit used thus far and visibly showed the output.

#### **Components:**

The components utilized to complete the experiment include:

- Gate 74151 (MULT gate)
- Gate 7404 (NOT gate)
- Gate 7486 (XOR gate)
- Gate 7447 (7 segment display decoder)
- 7 segment display
- 1 resistor
- Two Breadboards (we both tried construction)
  - o Cable wires
- Power supply (w/ 5v battery)
  - o Multimeter

### **Experiment:**

Here is the prelab. We were told to construct a breadboard that used a k map to find the proper equation. Here is the equation, the circuit, and the truth table is at the top of this page.



| DE                             | DE                               |
|--------------------------------|----------------------------------|
| BC 00 01 11 10 P               | 6C 00 01 11 10                   |
|                                | 16 13 19 18                      |
| 01 4 1 1 1                     | DI 30 31 38 32 Expression for Va |
| 13 15 19                       | 1 30 30                          |
| 10 8 9 1 1 1 10                | 10 85 64 30                      |
| A = 0                          | h=1                              |
| 1 = A'B'C' + A'B'E + A'B'C     | D+ A'DE + A'C'D                  |
| 11 1+E+D+ DE+D → 1             | 12 0+0+0+0+0 →0<br>N=1 B=0C=0    |
| 14 0+ E+D+DE+ b => D+          | E 12 0+0+0+0+0 > 0 R=18-0C=1     |
| 11 0+0+0+DE+D → D              | 12 040+0+0 +0 =00<br>N=1B=1C=0   |
| A=08=1C=0                      |                                  |
| 120+0+0+DE+0 ⇒ DE<br>A=0B=1C=1 | 11 010101010=D0                  |

Y1 equation and Shannon's Theorem



Y1 schematic (MUX) w/ bottom truth table of Y2



Y2 shannon's theorem and schematic (MUX)



7 segment decoder and 7 segment display schematic

Here is the completed breadboard. However, the breadboard was only partially working. Some inputs display the correct number, some inputs display the incorrect number. Faulty circuits may be the issue.

# Samuel Lee - Problem 1 Breadboard



# **Conclusion:**

Both teammates attempted breadboard construction. Samuel Lee was responsible for the truth table and half of this lab report, Carlos Alvizo was responsible for the rest of the prelab and half of this lab report. Unfortunately our circuits were only partially working and we ran out of time before being able to show the teaching assistant our partially working breadboard. The multiplexer gate was interesting, and had many different inputs/outputs to consider.