# Lab 6: Combinatorial Circuit EECE 2106.05

By: Samuel Lee & Carlos Alvizo

#### **Abstract**

In Experiment 6 we tested and designed a combinatorial circuit that had a 5 variable k map. So we were given a truth table, and the sop function for our circuit, and we were told to construct this breadboard circuit using NOT, AND, OR, NAND, NOR gates. One highlight was the inclusion of the NAND and NOR gates, which made testing the circuit more difficult. The results from implementing the circuit didn't give us the respective values from its truth table and we are going to present the finished/working breadboard during next week's lab.

### **Components:**

The components utilized to complete the experiment include:

- Gate 7402 (NOR gate)
- Gate 7400 (NAND gate)
- Gate 7408 (AND gate)
- Gate 7404 (NOT gate)
- Gate 7432 (OR gate)
- One resistor
- One LED light
- Two Breadboards (we both tried construction)
  - o Cable wires
- Power supply (w/ 5v battery)
  - o Multimeter

#### **Experiment:**

Experiment 6 consisted of creating a combinatorial circuit using a 5 variable k-map. Or in other words, a multi-function gate that changed what it did depending on what the x and y inputs for this combinatorial circuit were. We were given the equation:

$$F(SOP) = Y'(ABC)+X'Y(ABC)'+XY'(A+B+C)+Y(A+B+C)'$$

With the POS equation being derived from the SOP equation via utilizing DeMorgan's Theorem on both sides of the former equation.. The POS expression is as follows:

$$F(POS) = Y(A'+B'+C')+XY'(A+B+C)+X'Y(ABC)'+Y'(ABC)$$

#### **SOP and POS Equations**



Here is the truth table that was provided:

|                                  |                                       | 4       | A   | В  | C | ı f |                |
|----------------------------------|---------------------------------------|---------|-----|----|---|-----|----------------|
|                                  | χ_                                    |         |     |    |   |     |                |
| 0                                | 0                                     | 0       | 0   | 0  | 0 | 0   |                |
| 1                                | <b>V</b>                              | Ŏ       | 0   | 1  | 0 | ×   |                |
| 3                                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 0       | 0   | l  |   | 0   | AND            |
| 3                                | •                                     | Ŏ       | ı   | 0  | 0 | 0   | VIAD           |
| 5                                | Ŏ                                     | 0       | i   | 0  | 1 | X   |                |
| 6                                | V                                     | 0       | ì   | 1  | 0 | Ŏ   |                |
| 7                                | 0000                                  | 0000000 | i   | i  | Ī | li  |                |
| 8                                | 7                                     | ī       | Ö   | 0  | 0 | 1   | <del>-</del> - |
| 9                                | 0                                     | i       | Ö   | 0  | ı | ì   |                |
| 16                               | Ö                                     | i       | Ō   | 1  | 0 | 1   |                |
| n                                | ŏ                                     | i       | 0   | ı  | 1 | 1   | NAND           |
| la                               |                                       | i       | 1   | ٥  | 0 | 1   | 11111111       |
| 13                               | 0                                     | 1       | 1   | 0  | 1 | 1   |                |
| 19                               | Ŏ                                     | 1       | 1   | 1  | 0 | ı   |                |
| 15                               | 0                                     | 1       | ١   | 1  | 1 | 0   |                |
| 16                               | 1                                     | ٥       | 0   | 0  | ٥ | 0   |                |
| 17                               | 1                                     | 0       | 0   | 6  | 1 | 1   |                |
| 18                               | 1                                     | ٥       | 0   | l  | 0 | l l | $\Delta$ 0     |
| 19                               | 1                                     | ٥       | O   | 1  | 1 | 1   | OR             |
| 26                               | 1                                     | 0       | 1   | 0  | 6 | 1   |                |
| ઢા                               | 1                                     | 6       | 1   | 0  | 1 | 1   |                |
| <b>23</b>                        | ١                                     | ٥       | 1   | ı  | 0 | 1   |                |
|                                  | 1                                     | 0       | l l | ı  | l | (   |                |
| 24<br>25<br>26<br>27<br>28<br>28 | 1                                     | ١       | 6   | 0  | 0 | l   |                |
| 25                               | 1                                     | 1       | 0   | 0  | l | 0   |                |
| ો                                | 1                                     | 1       | ٥   | 1  | 0 | 0   |                |
| वेरे                             | 1                                     | 1       | 0   | l  | 1 | 0   | NOB            |
| 98                               | 1                                     | 1       | l   | 0  | 0 | 0   | 14010          |
| 29                               | 1                                     | 1       | l   | 0  | l | 0   |                |
| 30                               | 1                                     | 7       | !   | N. | 0 | 0   |                |
| 31                               | 1                                     | 1       | ı   | l  | ı | 0   |                |

Since we were told to construct only the lowest cost circuit, we attempted to construct the SOP circuit since both the SOP and POS equation's circuits had the same cost.



**SOP Circuit Schematic** 



**POS Circuit Schmatic** 

Additionally, we were told only to construct the version using NAND and NOR gates, without which we would be penalized. The following image is the attempted SOP circuit that didn't work as intended with its respective truth table values.



Samuel's Attempt at a Breadboard

## **Conclusion:**

Both Samuel and Carlos tried constructing a SOP breadboard based on the equation shown under Lab 6 Sketch NEW, however, both attempts failed as the circuit's outputs didn't match that of its truth table. Although the breadboards did not output the correct equations, we are confident that a correct breadboard will be constructed at the next class meeting. One issue might have been damaged circuits, so after obtaining new undamaged circuits a better working breadboard should be able to be constructed.