### FIFO (First-In-First-Out) Overview

A **First-In-First-Out** (**FIFO**) buffer is a data structure or hardware design used to store and retrieve data in the same order as it was received. It is often compared to a queue, where data is added at one end (write operation) and removed from the other end (read operation).

### **Key Characteristics of FIFO**

#### Order of Data:

FIFO ensures that the first data written to the buffer is the first data read from it. This is also known as the **queue principle**.

# **Two Main Operations:**

- 1. Write (enqueue): Adds data to the FIFO.
- 2. Read (dequeue): Removes data from the FIFO.

#### **Common Uses:**

- 1. Data buffering in communication systems.
- 2. Temporary storage for streaming data.
- 3. Synchronizing different clock domains in digital systems.

### **Size and Capacity:**

FIFOs have a fixed size or depth, beyond which they cannot store additional data. Flags (like full and empty) are used to manage these conditions.

# **Types of FIFOs**

# 1. Synchronous FIFO:

- 1. Operates on a single clock signal for both read and write operations.
- 2. Suitable for systems where all operations occur at the same clock frequency.

### 2. Asynchronous FIFO:

- 1. Uses different clock signals for reading and writing data.
- 2. Ideal for crossing clock domains (e.g., from a fast producer to a slower consumer).

### **Synchronous FIFO**

A **synchronous FIFO** is a FIFO buffer where both the write and read operations are synchronized to the same clock signal. All control logic, data handling, and pointer updates occur on the rising (or falling) edge of a single clock.

### **Key Features of Synchronous FIFO**

## **Single Clock**:

A single clock is used for both reading and writing data. This simplifies design compared to asynchronous FIFOs.

# **Control Signals:**

- 1. Write Enable (wr en): Enables writing to the FIFO when active.
- 2. **Read Enable** (rd en): Enables reading from the FIFO when active.

### Flags:

- 1. **Empty Flag (**buf empty**)**: Indicates the FIFO has no data to read.
- 2. Full Flag (buf full): Indicates the FIFO is full and cannot accept more data.

#### **Pointers:**

- 1. Write Pointer (wr ptr): Points to the next location for writing data.
- 2. Read Pointer (rd ptr): Points to the next location for reading data.

#### **Counter:**

- 1. Tracks the number of valid entries in the FIFO.
- 2. Used to determine when the FIFO is full or empty.

### **Advantages of Synchronous FIFO**

### **Simple Clocking:**

Only one clock signal is required, reducing the complexity of clock domain synchronization.

#### **Ease of Implementation:**

Straightforward design in hardware description languages like Verilog or VHDL.

# **Deterministic Timing:**

Operations are predictable because all actions occur synchronously with the clock.

# **Efficient Use in Single Clock Systems:**

Ideal for applications where both producer and consumer operate at the same clock speed.

### **Applications of Synchronous FIFO**

# Pipelining:

Buffers data between stages of a pipeline to ensure smooth data flow.

#### **Audio and Video Buffers:**

Temporarily stores data during playback or streaming.

#### **Hardware Accelerators:**

Manages data transfer between different processing units operating at the same clock frequency.

# **Queue Management:**

Implements hardware-based queues for storing and retrieving tasks or commands.

## **Design Example of Synchronous FIFO**

The provided Verilog design implements a basic synchronous FIFO:

- **Buffer Memory**: buf mem stores up to 64 entries of 8-bit data.
- Write and Read Pointers: wr ptr and rd ptr manage the locations for writing and reading.
- Counter: Tracks the number of valid data entries.
- Flags: buf full and buf empty indicate FIFO status.

#### **Testbench for Verification**

The testbench for this FIFO:

- Initializes the FIFO and performs:
  - o Writing random data.
  - o Reading data.
  - Simultaneous write and read operations.
  - o Validation of flags (buf full and buf empty).

# Comparison of Synchronous and Asynchronous FIFOs

| Feature | Synchronous FIFO | Asynchronous FIFO |
|---------|------------------|-------------------|
|---------|------------------|-------------------|

Clock Signals Single clock for all actions Separate clocks for read and write

Complexity Simpler to design More complex due to clock domain crossing

Use Case Single clock systems Crossing clock domains

Performance Faster for synchronous systems Adds latency due to synchronization

### Conclusion

Synchronous FIFOs are an essential component in digital systems for buffering and managing data flow in single-clock environments. They provide reliable and efficient data storage and retrieval, making them ideal for applications like pipelining, queuing, and temporary data storage.

#### // VERILOG DESIGN CODE

```
module fifo(clk, rst, buf in, buf out, wr en, rd en, buf full, buf empty, fifo counter);
input clk, rst, wr en, rd en;
input [7:0]buf in;
output [7:0]buf out;
output buf full, buf empty;
output [7:0]fifo counter;
 reg [7:0]buf out;
reg buf full, buf_empty;
reg [6:0] fifo counter;
reg [3:0]rd ptr, wr ptr;
reg [7:0] buf mem[63:0];
always@(fifo counter) begin
 buf empty=(fifo counter==0);
 buf full=(fifo counter==64);
end
always@(posedge clk or posedge rst) begin
 if(rst)
  fifo counter <= 0;
 else if( (!buf empty && rd en) && (!buf full && wr en) )
    fifo counter<=fifo counter;
 else if(!buf full && wr en)
    fifo counter<=fifo counter+1;
 else if(!buf empty && rd en)
    fifo counter<=fifo counter-1;
 else
  fifo counter<=fifo counter;
end
always@(posedge clk or posedge rst) begin
if(rst)
 buf out <= 0;
else begin
 if(!buf empty && rd en)
  buf out <= buf mem[rd ptr];
 else
  buf out<=buf out;</pre>
end
end
always@(posedge clk) begin
if(!buf full && wr en)
 buf mem[wr ptr] <= buf in;
else
```

```
buf_mem[wr_ptr]<=buf_mem[wr_ptr];</pre>
end
always@(posedge clk or posedge rst) begin
 if(rst) begin
  wr ptr\leq =0;
  rd ptr \le 0;
 end
 else begin
  if(!buf full && wr en)
    wr ptr<=wr ptr+1;
  else
    wr ptr<=wr ptr;
  if(!buf empty && rd en)
    rd ptr<=rd ptr+1;
  else
    rd ptr<=rd ptr;
 end
end
endmodule
// TEST BENCH CODE
// Code your testbench here
// or browse Examples
// Testbench for FIFO
'timescale 1ns/1ps
module fifo tb;
// Testbench signals
 reg clk;
 reg rst;
 reg wr_en;
 reg rd en;
 reg [7:0] buf_in;
 wire [7:0] buf_out;
 wire buf full;
 wire buf empty;
 wire [7:0] fifo counter;
 // Instantiate the FIFO module
 fifo uut (
  .clk(clk),
  .rst(rst),
  .wr en(wr en),
  .rd_en(rd en),
  .buf in(buf in),
```

```
.buf out(buf out),
 .buf full(buf full),
 .buf empty(buf empty),
 .fifo counter(fifo counter)
);
// Clock generation
initial begin
 $dumpfile("fifo.vcd");
 $dumpvars(1,fifo tb);
 clk = 0;
 forever #5 clk = \simclk; // 10ns clock period
end
// Test sequence
initial begin
 // Initialize signals
 rst = 1;
 wr en = 0;
 rd en = 0;
 buf in = 8'd0;
 // Reset the FIFO
 #10 \text{ rst} = 0;
 // Write data into FIFO
 $display("Writing data to FIFO");
 repeat (10) begin
  @(posedge clk);
  wr en = 1;
  buf in = $random % 256; // Generate random data
  $display("Time: %0t | Writing: %0d", $time, buf_in);
 end
 wr en = 0;
 // Read data from FIFO
 $display("Reading data from FIFO");
 repeat (10) begin
  @(posedge clk);
  rd en = 1;
  $display("Time: %0t | Reading: %0d", $time, buf out);
 end
 rd en = 0;
 // Check FIFO empty
 @(posedge clk);
 if (buf empty)
  $display("FIFO is empty as expected.");
 else
  $display("Error: FIFO is not empty.");
```

```
// Write and read simultaneously
 $display("Simultaneous write and read");
 repeat (5) begin
  @(posedge clk);
  wr_en = 1;
  rd en = 1;
  buf in = $random % 256;
  $display("Time: %0t | Writing: %0d, Reading: %0d", $time, buf_in, buf_out);
 end
 wr en = 0;
 rd_en = 0;
 // Reset and test again
 $display("Resetting FIFO");
 rst = 1;
 @(posedge clk);
 rst = 0;
 $display("Test completed.");
 $finish;
end
```

endmodule