**DAY – 14:** Today I Practiced Some problems.

Website used:- HDL BITS

## **Problem Statements:-**

You are given a module add16 that performs a 16-bit addition. Instantiate two of them to create a 32-bit adder. One add16 module computes the lower 16 bits of the addition result, while the second add16 module computes the upper 16 bits of the result, after receiving the carry-out from the first adder. Your 32-bit adder does not need to handle carry-in (assume 0) or carry-out (ignored), but the internal modules need to in order to function correctly.

module add16 (input[15:0] **a**, input[15:0] **b**, input **cin**, output[15:0] **sum**, output **cout**);



## Write your solution here

## **Status: Success!**

You have solved 6 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

#### 32-bit adder



## **Problem Statement:-**

Build an AND gate using both an assign statement and a combinational always block. (Since assign statements and combinational always blocks function identically, there is no way to enforce that you're using both methods. But you're here for practice, right?...)



#### Status: Success!

You have solved 7 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).



## **Problem Statement:-**

Build an XOR gate three ways, using an assign statement, a combinational always block, and a clocked always block. Note that the clocked always block produces a different circuit from the other two: There is a flip-flop so the output is delayed.

#### Write your solution here [Load a previous submission] Load 1 // synthesis verilog\_input\_version verilog\_2001 2 module top\_module( input clk, input a. input b, output wire out\_assign, output reg out\_always\_comb, output reg out\_always\_ff ); 9 assign out\_assign = a^b; 10 always@(\*) out\_always\_comb = a^b; always@(posedge clk) out\_always\_ff = a^b; 14 15 endmodule

## **Status: Success!**

You have solved 8 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

#### XOR gate



## **Problem Statement:-**

An if statement usually creates a 2-to-1 multiplexer, selecting one input if the condition is true, and the other input if the condition is false.

```
always @(*) begin
if (condition) begin
out = x
end
else begin
out = y;
end
end
```

This is equivalent to using a continuous assignment with a conditional operator:

assign out = (condition) ? x : y;



Build a 2-to-1 mux that chooses between a and b.

Choose b if *both* sel\_b1 and sel\_b2 are true. Otherwise, choose a. Do the same twice, once using assign statements and once using a procedural if statement.

5

| sel_b1 | sel_b2 | out_assign<br>out_always |
|--------|--------|--------------------------|
| 0      | 0      | a                        |
| 0      | 1      | a                        |
| 1      | 0      | a                        |
| 1      | 1      | ь                        |
|        |        |                          |

#### Write your solution here [Load a previous submission] Load 1 // synthesis verilog\_input\_version verilog\_2001 2 module top\_module( input a, input b, input sel\_b1, input sel\_b2, output wire out\_assign, output reg out\_always ); assign out\_assign = (sel\_b1 && sel\_b2)?b:a; 10 always@(\*) begin **if**(sel\_b1==1&& sel\_b2 ==1) begin 14 out\_always = b; end 16 else begin 18 out\_always = a; 20 end 23 endmodule

#### PΡ

#### Status: Success!

You have solved 9 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).



6

## **Problem Statement:-**

The following code contains incorrect behaviour that creates a latch. Fix the bugs so that you will shut off the computer only if it's really overheated, and stop driving if you've arrived at your destination or you need to refuel.

```
This is the circuit described by the code, not the circuit you want to build.
```

```
always @(*) begin
  if (cpu_overheated)
    shut_off_computer = 1;
end

always @(*) begin
  if (~arrived)
    keep_driving = ~gas_tank_empty;
end
```



## Write your solution here

```
[Load a previous submission] V Load
 1 // synthesis verilog_input_version verilog_2001
 2 module top_module (
       input
                 cpu_overheated,
       output reg shut_off_computer,
       input
                arrived,
       input
                  gas_tank_empty,
       output reg keep_driving ); //
       always @(*) begin
10
           if (cpu_overheated)
              shut_off_computer = 1;
           else
              shut_off_computer = 0;
14
16
       always @(*) begin
18
              keep_driving = ~gas_tank_empty;
           else
20
               keep\_driving = 0;
23 endmodule
24
```

## **Status: Success!**

You have solved 10 problems. See my progress...

#### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).

